Part Number Hot Search : 
MM1431AN Q6008 5KP36CA 11NK100 40KR85 SL5066 CXA1056K 2412E
Product Description
Full Text Search
 

To Download AD9273BBCZ-40 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  octal lna/vga/aaf/adc and crosspoint switch ad9273 rev. b information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. specifications subject to change without notice. no license is granted by implication or otherwise under any patent or patent rights of analog devices. trademarks and registered trademarks are the property of their respective owners. one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 781.329.4700 www.analog.com fax: 781.461.3113 ?2009 analog devices, inc. all rights reserved. features 8 channels of lna, vga, aaf, and adc low noise preamplifier (lna) input-referred noise voltage = 1.26 nv/hz (gain = 21.3 db) @ 5 mhz typical spi-programmable gain = 15.6 db/17.9 db/21.3 db single-ended input; v in maximum = 733 mv p-p/ 550 mv p-p/367 mv p-p dual-mode active input impedance matching bandwidth (bw) > 100 mhz full-scale (fs) output = 4.4 v p-p differential variable gain amplifier (vga) attenuator range = ?42 db to 0 db spi-programmable pga gain = 21 db/24 db/ 27 db/30 db linear-in-db gain control antialiasing filter (aaf) programmable 2nd-order low-pass filter (lpf) from 8 mhz to 18 mhz programmable high-pass filter (hpf) analog-to-digital converter (adc) 12 bits at 10 msps to 50 msps snr = 70 db sfdr = 75 db serial lvds (ansi-644, ieee 1596.3 reduced range link) data and frame clock outputs includes an 8 8 differential crosspoint switch to support continuous wave (cw) doppler low power, 109 mw per channel at 12 bits/40 msps (tgc) 70 mw per channel in cw doppler flexible power-down modes overload recovery in <10 ns fast recovery from low power standby mode, <2 s 100-lead tqfp and 144-ball bga applications medical imaging/ultrasound automotive radar general description the ad9273 is designed for low cost, low power, small size, and ease of use. it contains eight channels of a low noise preamplifier (lna) with a variable gain amplifier (vga); an antialiasing filter (aaf); and a 12-bit, 10 msps to 50 msps analog-to- digital converter (adc). each channel features a variable gain range of 42 db, a fully differential signal path, an active input preamplifier termination, a maximum gain of up to 52 db, and an adc with a conversion rate of up to 50 msps. the channel is optimized for dynamic performance and low power in applications where a small package size is critical. functional block diagram serial port interface reference fco+ fco? dco+ dco? lna lo-h losw-h li-h lg-h 12-bit adc serial lvds douth+ douth? lna lo-g losw-g li-g lg-g 12-bit adc serial lvds doutg+ doutg? lna lo-f losw-f li-f lg-f 12-bit adc serial lvds doutf+ doutf? lna lo-e losw-e li-e lg-e 12-bit adc serial lvds doute+ doute? lna lo-d losw-d li-d lg-d 12-bit adc serial lvds doutd+ doutd? lna lo-c losw-c li-c lg-c 12-bit adc serial lvds doutc+ doutc? lna lo-b losw-b li-b lg-b 12-bit adc serial lvds doutb+ doutb? lna lo-a losw-a li-a lg-a 12-bit adc serial lvds douta+ douta? avdd1 avdd2 stby drvdd pdwn clk? clk+ sdio sclk csb rbias vref gain+ gain? cwd[7:0]+ and cwd[7:0]? switch array data rate multiplier aaf aaf aaf aaf aaf aaf aaf aaf ad9273 vga vga vga vga vga vga vga vga 07030-001 figure 1. the lna has a single-ended-to-differential gain that is selectable through the spi. the lna input-referred noise voltage is typically 1.26 nv/hz at a gain of 21.3 db, and the combined input-referred noise voltage of the entire channel is 1.42 nv/hz at typical gain. assuming a 15 mhz noise bandwidth (nbw) and a 21.3 db lna gain, the input snr is about 91 db. in cw doppler mode, the lna output drives a transconductance amp that is switched through an 8 8 differential crosspoint switch. the switch is programmable through the spi.
ad9273 rev. b | page 2 of 48 table of contents features .............................................................................................. 1 ? applications ....................................................................................... 1 ? general description ......................................................................... 1 ? functional block diagram .............................................................. 1 ? revision history ............................................................................... 2 ? product highlights ........................................................................... 3 ? specifications ..................................................................................... 4 ? ac specifications .......................................................................... 4 ? digital specifications ................................................................... 8 ? switching specifications .............................................................. 9 ? adc timing diagrams ................................................................. 10 ? absolute maximum ratings .......................................................... 11 ? thermal impedance ................................................................... 11 ? esd caution ................................................................................ 11 ? pin configuration and function descriptions ........................... 12 ? typical performance characteristics ........................................... 15 ? equivalent circuits ......................................................................... 19 ? theory of operation ...................................................................... 21 ? ultrasound .................................................................................. 21 ? channel overview ..................................................................... 22 ? input overdrive .......................................................................... 25 ? cw doppler operation ............................................................. 25 ? tgc operation ........................................................................... 27 ? adc ............................................................................................. 31 ? clock input considerations ...................................................... 31 ? serial port interface (spi) .............................................................. 38 ? hardware interface ..................................................................... 38 ? memory map .................................................................................. 40 ? reading the memory map table .............................................. 40 ? reserved locations .................................................................... 40 ? default values ............................................................................. 40 ? logic levels ................................................................................. 40 ? outline dimensions ....................................................................... 44 ? ordering guide .......................................................................... 45 ? revision history 7/09rev. a to rev. b added bga package .......................................................... universal changes to features and general description sections .............. 1 changes to product highlights section ......................................... 3 changes to full-channel (tgc) characteristics parameter, table 1 ............................................................................................ 4 changes to gain control interface parameter and to cw doppler mode parameter, table 1 .............................................. 6 change to wake-up time (standby), gain+ = 0.8 v parameter ....................................................................................... 9 changes to figure 2 and figure 3 ................................................. 10 changes to table 4 .......................................................................... 11 addded figure 5; renumbered sequentially .............................. 12 changes to table 6 .......................................................................... 13 changes to figure 34 and figure 35 ............................................. 20 changes to ultrasound section .................................................... 21 changes to low noise amplifier (lna) section ....................... 22 changes to active impedance matching section and figure 40 ...................................................................................... 23 changes to lna noise section .................................................... 24 changes to input overload protection section and figure 44 ....... 25 changes to figure 48 ...................................................................... 28 changes to figure 49 and figure 50............................................. 29 changes to clock input considerations section and to figure 56 to figure 59 ................................................................ 31 changes to digital outputs and timing section ....................... 33 changes to csb pin section ......................................................... 36 changes to reading the memory map table section ............... 40 updated outline dimensions ....................................................... 44 changes to ordering guide .......................................................... 45 4/09revision a: initial version
ad9273 rev. b | page 3 of 48 the ad9273 requires a lvpecl-/cmos-/lvds-compatible sample rate clock for full performance operation. no external reference or driver components are required for many applications. the adc automatically multiplies the sample rate clock for the appropriate lvds serial data rate. a data clock (dco) for capturing data on the output and a frame clock (fco) trigger for signaling a new output byte are provided. powering down individual channels is supported to increase battery life for portable applications. there is also a standby mode option that allows quick power-up for power cycling. in cw doppler operation, the vga, aaf, and adc are powered down. the power of the time gain control (tgc) path scales with selectable speed grades. the adc contains several features designed to maximize flexibility and minimize system cost, such as a programmable clock, data alignment, and programmable digital test pattern generation. the digital test patterns include built-in fixed patterns, built-in pseudorandom patterns, and custom user-defined test patterns entered via the serial port interface. fabricated in an advanced cmos process, the ad9273 is available in a 16 mm 16 mm, rohs compliant, 100-lead tqfp or a 144-ball bga. it is specified over the industrial temperature range of ?40c to +85c. product highlights 1. small footprint. eight channels are contained in a small, space-saving package. a full tgc path, adc, and crosspoint switch contained within a 100-lead, 16 mm 16 mm tqfp or a 144-ball bga. 2. low power of 109 mw per channel at 40 msps. 3. integrated crosspoint switch. this switch allows numerous multichannel configuration options to enable the cw doppler mode. 4. ease of use. a data clock output (dco) operates up to 300 mhz and supports double data rate (ddr) operation. 5. user flexibility. serial port interface (spi) control offers a wide range of flexible features to meet specific system requirements. 6. integrated second-order antialiasing filter. this filter is placed between the vga and the adc and is programmable from 8 mhz to 18 mhz.
ad9273 rev. b | page 4 of 48 specifications ac specifications avdd1 = 1.8 v, avdd2 = 3.0 v, drvdd = 1.8 v, 1.0 v internal adc reference, f in = 5 mhz, r s = 50 , lna gain = 21.3 db, lna bias =mid- high (default), pga gain = 24 db, gain? = 0.8 v, aaf lpf cutoff = f sample /3 (default), hpf = lpf cutoff/20.7 (default), full temperature, ansi-644 lvds mode, unless otherwise noted. table 1. ad9273-25 ad9273-40 ad9273-50 parameter 1 conditions min typ max min typ max min typ max unit lna characteristics gain single-ended input to differential output 15.6/17.9/21.3 15.6/17.9/21 .3 15.6/17.9/21.3 db single-ended input to single-ended output 9.6/11.9/15.3 9.6/11.9/ 15.3 9.6/11.9/15.3 db input voltage range lna gain = 15.6 db/ 17.9 db/ 21.3 db, lna output limited to 4.4 v p-p differential output 733/550/367 733/550/367 733/550/367 mv p-p se 2 input common mode 0.9 0.9 0.9 v input resistance r fb = 250 50 50 50 r fb = 500 100 100 100 r fb = 15 15 15 k input capacitance li-x 22 22 22 pf ?3 db bandwidth 70 70 70 mhz input-referred noise voltage lna gain = 15.6 db/ 17.9 db/ 21.3 db, r s = 0 , r fb = 1.6/1.42/1.26 1.6/1.42/1.26 1.6/1.42/1.26 nv/hz input noise current r fb = 1 1 1 pa/hz 1 db input com- pression point lna gain = 15.6 db/ 17.9 db/ 21.3 db, gain+ = 0 v 1.0/0.8/0.5 1.0/0.8/0. 5 1.0/0.8/0.5 mv p-p noise figure lna gain = 15.6 db/ 17.9 db/ 21.3 db active termina- tion matched r s = 50 , r fb = 200 / 250 /350 5.8/5.1/4.3 5.8/5.1/ 4.3 5.8/5.1/4.3 db unterminated r fb = 6.3/5.3/4.4 6.3/5. 3/4.4 6.3/5.3/4.4 db full-channel (tgc) characteristics aaf low-pass filter cutoff in range, ?3 db, programmable 8 to 18 8 to 18 8 to 18 mhz out of range, 3 ?3 db, pro- grammable, >>aaf band- width tolerance 5 to 8, 18 to 35 5 to 8, 18 to 35 5 to 8, 18 to 35 mhz
ad9273 rev. b | page 5 of 48 ad9273-25 ad9273-40 ad9273-50 parameter 1 conditions min typ max min typ max min typ max unit aaf bandwidth tolerance in range 10 10 10 % group delay variation f = 1 mhz to 18 mhz, gain+ = 0 v to 1.6 v 2 2 2 ns input-referred noise voltage lna gain = 15.6 db/ 17.9 db/ 21.3 db, r fb = 1.94/1.64/1.38 1.94/1.64/1. 38 1.94/1.64/1.38 nv/hz noise figure lna gain = 15.6 db/ 17.9 db/ 21.3 db active termina- tion matched r s = 50 , r fb = 200 / 250 /350 10.3/8.7/6.8 10.3/8.6/ 6.7 10.3/8.6/6.7 db unterminated r fb = 7.1/6.0/4.8 7.1/5. 9/4.8 7.1/5.9/4.8 db correlated noise ratio no signal, correlated/ uncorrelated ?30 ?30 ?30 db output offset ?35 +35 ?35 +35 ?35 +35 lsb signal-to-noise ratio (snr) f in = 5 mhz at ?10 dbfs, gain+ = 0 v 65.5 64 63.5 dbfs f in = 5 mhz at ?1 dbfs, gain+ = 1.6 v 58.5 57 56.5 dbfs harmonic distortion second harmonic f in = 5 mhz at ?10 dbfs, gain+ = 0 v ?55 ?52 ?52 dbc f in = 5 mhz at ?1 dbfs, gain+ = 1.6 v ?67 ?62 ?58 dbc third harmonic f in = 5 mhz at ?10 dbfs, gain+ = 0 v ?56 ?50 ?47 dbc f in = 5 mhz at ?1 dbfs, gain+ = 1.6 v ?61 ?56 ?55 dbc two-tone imd3 (2 f1 ? f2) distortion f in1 = 5.0 mhz at ?1 dbfs, f in2 = 5.01 mhz at ?21 dbfs, gain+ = 1.6 v, lna gain = 21.3 db ?75 ?75 ?75 dbc channel-to-channel crosstalk f in1 = 5.0 mhz at ?1 dbfs ?70 ?70 ?70 db overrange condition 4 ?65 ?65 ?65 db channel-to-channel delay variation full tgc path, f in = 5 mhz, gain+ = 0 v to 1.6 v 0.3 0.3 0.3 degrees pga gain differential input to differential output 21/24/27/30 21/24/27/30 21/24/27/30 db
ad9273 rev. b | page 6 of 48 ad9273-25 ad9273-40 ad9273-50 parameter 1 conditions min typ max min typ max min typ max unit gain accuracy 25c gain law confor- mance error 0 v < gain+ < 0.16 v 1.5 1.5 1.5 db 0.16 v < gain+ < 1.44 v ?1.6 +1.6 ?1.6 +1.6 ?1.7 +1.7 db 1.44 v < gain+ < 1.6 v ?2.5 ?2.5 ?2.5 db linear gain error gain+ = 0.8 v, normalized for ideal aaf loss ?1.6 +1.6 ?1.6 +1.6 ?1.7 +1.7 db channel-to-channel matching 0.16 v < gain+ < 1.44 v 0.1 0.1 0.1 db gain control interface normal operating range 0 1.6 0 1.6 0 1.6 v gain range gain+ = 0 v to 1.6 v 42 42 42 db scale factor 28 28 28 db/v response time 42 db change 750 750 750 ns gain+ impedance single ended 10 10 10 m gain? impedance single ended 70 70 70 k cw doppler mode transconductance differential, lna gain = 15.6 db/ 17.9 db/ 21.3 db 5.4/7.3/10.9 5.4/7.3/10. 9 5.4/7.3/10.9 ma/v output level range differential, cw doppler output pins 1.5 3.6 1.5 3.6 1.5 3.6 v input-referred noise voltage lna gain = 15.6 db/ 17.9 db/ 21.3 db, r s = 0 , r fb = , r l = 675 2.6/2.1/1.6 2.6/2.1/1. 6 2.6/2.1/1.6 nv/hz input-referred dynamic range lna gain = 15.6 db/ 17.9 db/ 21.3 db, r s = 0 , r fb = 160/159/158 160/159/158 160/159/158 dbfs/hz two-tone imd3 (2 f1 ? f2) distortion f in1 = 5.0 mhz at ?1 dbfs (fs at lna input), f in2 = 5.01 mhz at ?21 dbfs (fs at lna input), lna gain = 21.3 db ?70 ?70 ?70 dbc output dc bias single ended, per channel 2.4 2.4 2.4 ma maximum output swing single ended, per channel 2 2 2 ma p-p power supply avdd1 1.7 1.8 1.9 1.7 1.8 1.9 1.7 1.8 1.9 v avdd2 2.7 3.0 3.6 2.7 3.0 3.6 2.7 3.0 3.6 v drvdd 1.7 1.8 1.9 1.7 1.8 1.9 1.7 1.8 1.9 v i avdd1 full-channel mode 158 186 223 ma cw doppler mode with four channels enabled 32 32 32 ma
ad9273 rev. b | page 7 of 48 ad9273-25 ad9273-40 ad9273-50 parameter 1 conditions min typ max min typ max min typ max unit i avdd2 full-channel mode 150 150 150 ma cw doppler mode with four channels enabled 70 70 70 ma i drvdd 47 49 50 ma total power dissipation includes output drivers, full- channel mode, no signal 819 940 873 996 943 1072 mw cw doppler mode with four channels enabled 275 275 275 mw power-down dissipation 5 5 5 mw standby power dissipation 148 158 170 mw power supply rejection ratio (psrr) 1.6 1.6 1.6 mv/v adc resolution 12 12 12 bits adc reference output voltage error vref = 1 v 20 20 20 mv load regulation at 1.0 ma, vref = 1 v 2 2 2 mv input resistance 6 6 6 k 1 see the an-835 application note, understanding high speed adc testing and evaluation , for a complete set of definitions and how these tests were completed. 2 se = single ended. 3 aaf settings < 5 mhz are out of range and are not supported. 4 the overrange condition is specified as being 6 db more than the full-scale input range.
ad9273 rev. b | page 8 of 48 digital specifications avdd1 = 1.8 v, avdd2 = 3.0 v, drvdd = 1.8 v, 1.0 v internal adc reference, f in = 5 mhz, full temperature, unless otherwise noted. table 2. parameter 1 temperature min typ max unit clock inputs (clk+, clk?) logic compliance cmos/lvds/lvpecl differential input voltage 2 full 250 mv p-p input common-mode voltage full 1.2 v input resistance (differential) 25c 20 k input capacitance 25c 1.5 pf logic inputs (pdwn, stby, sclk) logic 1 voltage full 1.2 3.6 v logic 0 voltage full 0.3 v input resistance 25c 30 k input capacitance 25c 0.5 pf logic input (csb) logic 1 voltage full 1.2 3.6 v logic 0 voltage full 0.3 v input resistance 25c 70 k input capacitance 25c 0.5 pf logic input (sdio) logic 1 voltage full 1.2 drvdd + 0.3 v logic 0 voltage full 0 0.3 v input resistance 25c 30 k input capacitance 25c 2 pf logic output (sdio) 3 logic 1 voltage (i oh = 800 a) full 1.79 v logic 0 voltage (i ol = 50 a) full 0.05 v digital outputs (doutx+, doutx?) in ansi-644 mode 1 logic compliance lvds differential output voltage (v od ) full 247 454 mv output offset voltage (v os ) full 1.125 1.375 v output coding (default) offset binary digital outputs (doutx+, doutx?) with low power, reduced-signal option 1 logic compliance lvds differential output voltage (v od ) full 150 250 mv output offset voltage (v os ) full 1.10 1.30 v output coding (default) offset binary 1 see the an-835 application note, understanding high speed adc testing and evaluation , for a complete set of definitions and how these tests were completed. 2 specified for lvds and lvpecl only. 3 specified for 13 sdio pins sharing the same connection.
ad9273 rev. b | page 9 of 48 switching specifications avdd1 = 1.8 v, avdd2 = 3.0 v, drvdd = 1.8 v, 1.0 v internal adc reference, f in = 5 mhz, full temperature, unless otherwise noted. table 3. parameter 1 temp min typ max unit clock 2 clock rate full 10 50 msps clock pulse width high (t eh ) full 10 ns clock pulse width low (t el ) full 10 ns output parameters 2 , 3 propagation delay (t pd ) full (t sample /2) + 1.5 (t sample /2) + 2.3 (t sample /2) + 3.1 ns rise time (t r ) (20% to 80%) full 300 ps fall time (t f ) (20% to 80%) full 300 ps fco propagation delay (t fco ) full (t sample /2) + 1.5 (t sample /2) + 2.3 (t sample /2) + 3.1 ns dco propagation delay (t cpd ) 4 full t fco + (t sample /24) ns dco to data delay (t data ) 4 full (t sample /24) ? 300 (t sample /24) (t sample /24) + 300 ps dco to fco delay (t frame ) 4 full (t sample /24) ? 300 (t sample /24) (t sample /24) + 300 ps data-to-data skew (t data-max ? t data-min ) full 100 350 ps wake-up time (standby), gain+ = 0.8 v 25c <2 s wake-up time (power-down) 25c 1 ms pipeline latency full 8 clock cycles aperture aperture uncertainty (jitter) 25c <1 ps rms 1 see the an-835 application note, understanding high speed adc testing and evaluation , for a complete set of definitions and how these tests were completed. 2 can be adjusted via the spi. 3 measurements were made using a part soldered to fr-4 material. 4 t sample /24 is based on the number of bits divided by 2 because the delays are based on half duty cycles.
ad9273 rev. b | page 10 of 48 adc timing diagrams dco? dco+ doutx? doutx+ fco? fco+ ain clk? clk+ msb n ? 8 d10 n ? 8 d9 n ? 8 d8 n ? 8 d7 n ? 8 d6 n ? 8 d5 n ? 8 d4 n ? 8 d3 n ? 8 d2 n ? 8 d1 n ? 8 d0 n ? 8 d10 n ? 7 msb n ? 7 n ? 1 n t data t frame t fco t pd t cpd t eh t el 07030-002 figure 2. 12-bit data serial stream (default) dco? dco+ doutx? doutx+ fco? fco+ ain clk? clk+ d0 (lsb) d1 n ? 8 d2 n ? 8 d3 n ? 8 d4 n ? 8 d5 n ? 8 d6 n ? 8 d7 n ? 8 d8 n ? 8 d9 n ? 8 d10 n ? 8 d11 (msb) n ? 1 n t data t frame t fco t pd t cpd t eh t el 07030-004 figure 3. 12-bit data serial stream, lsb first
ad9273 rev. b | page 11 of 48 absolute maximum ratings table 4. stresses above those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. parameter with respect to rating electrical avdd1 gnd ?0.3 v to +2.0 v avdd2 gnd ?0.3 v to +3.9 v drvdd gnd ?0.3 v to +2.0 v gnd gnd ?0.3 v to +0.3 v avdd2 avdd1 ?2.0 v to +3.9 v avdd2 drvdd ?2.0 v to +3.9 v avdd1 drvdd ?2.0 v to +2.0 v digital outputs (doutx+, doutx?, dco+, dco?, fco+, fco?) gnd ?0.3 v to +2.0 v clk+, clk?, gain+, gain? gnd ?0.3 v to +3.9 v li-x, lo-x, losw-x lg-x ?0.3 v to +2.0 v cwdx?, cwdx+ gnd ?0.3 v to +3.9 v pdwn, stby, sclk, csb gnd ?0.3 v to +3.9 v rbias, vref, sdio gnd ?0.3 v to +2.0 v environmental operating temperature range (ambient) ?40c to +85c storage temperature range (ambient) ?65c to +150c maximum junction temperature 150c lead temperature (soldering, 10 sec) 300c thermal impedance table 5. airflow velocity (m/sec) ja 1 jb jc unit 0.0 20.3 n/a n/a c/w 1.0 14.4 7.6 4.7 c/w 2.5 12.9 n/a n/a c/w 1 ja is for a 4-layer pcb with a solid ground plane (simulated). the exposed pad is soldered to the pcb. esd caution
ad9273 rev. b | page 12 of 48 pin configuration and fu nction descriptions li-f lg-f lo-f li-g lg-g lo-g avdd1 clk? notes 1. the exposed pad should be tied to a quiet analog ground. clk+ avdd2 avdd1 avdd1 avdd1 li-e lg-e avdd2 avdd2 li-h lg-h lo-h avdd2 avdd1 losw-f losw-g losw-h ad9273 top view (not to scale) exposed paddle, pin 0 (bottom of package) pin 1 indicator 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 50 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76 avdd1 74 75 pdwn 73 stby 72 drvdd 71 douta+ 70 douta? 69 doutb+ 68 doutb? 67 doutc+ 66 doutc? 65 doutd+ 64 doutd? 63 fco+ 62 fco? 61 dco+ 60 dco? 59 doute+ 58 doute? 57 doutf+ 56 doutf? 55 doutg+ 54 doutg? 53 douth+ 52 douth? 51 drvdd avdd1 li-a lg-a losw-a li-b lg-b lo-b avdd1 sdio sclk csb avdd2 avdd2 li-c lg-c lo-c avdd1 avdd2 li-d lg-d avdd1 avdd2 lo-a losw-b losw-c losw- d lo-d cwd0? cwd0+ cwd1? cwd1+ cwd2? cwd2+ cwd3? cwd3+ avdd2 gain? gain+ vref rbias cwd5? cwd5+ cwd4? cwd4+ cwd6? cwd6+ cwd7? cwd7+ lo-e losw-e 07030-005 figure 4. tqfp pin configuration 07030-300 a b c d e f g j h k l m 2 6 10 12 4 8 1357 11 9 top view (not to scale) figure 5. bga pin configuration
ad9273 rev. b | page 13 of 48 table 6. pin function descriptions pin no. tqfp bga name description 0 n/a gnd ground (the exposed paddle shou ld be tied to a quiet analog ground) n/a b5, b6, b8, c5, c6, c7, c8, d5, d6, d7, d8, e1, e5, e6, e7, e8, e12, f2, f4, f6, f7, f9, f11, g1, g3, g5, g6, g7, g8, g10, g12, h2, h3, h4, h5, h6, h7, h8, h9, h10, h11, j2, k1, k2, m1, m12 gnd ground 4, 10, 16, 22, 25, 50, 54, 60, 66, 72 f1, f3, f5, f8, f10, f12, g2, g4, g9, g11 avdd1 1.8 v analog supply 3, 9, 15, 21, 55, 61, 67, 73, 86 b7, e2, e3, e4, e9, e10, e11 avdd2 3.0 v analog supply 26, 47 l1, l12 drvdd 1.8 v digital output driver supply 1 a1 li-e lna analog input for channel e 2 b1 lg-e lna ground for channel e 5 c2 lo-f lna analog inverted output for channel f 6 d2 losw-f lna analog switched output for channel f 7 a2 li-f lna analog input for channel f 8 b2 lg-f lna ground for channel f 11 c3 lo-g lna analog inverted output for channel g 12 d3 losw-g lna analog switched output for channel g 13 a3 li-g lna analog input for channel g 14 b3 lg-g lna ground for channel g 17 c4 lo-h lna analog inverted output for channel h 18 d4 losw-h lna analog switched output for channel h 19 a4 li-h lna analog input for channel h 20 b4 lg-h lna ground for channel h 23 h1 clk? clock input complement 24 j1 clk+ clock input true 27 m2 douth? adc h digital output complement 28 l2 douth+ adc h digital output true 29 m3 doutg? adc g digital output complement 30 l3 doutg+ adc g digital output true 31 m4 doutf? adc f digital output complement 32 l4 doutf+ adc f digital output true 33 m5 doute? adc e digital output complement 34 l5 doute+ adc e digital output true 35 m6 dco? digital clock output complement 36 l6 dco+ digital clock output true 37 m7 fco? frame clock digital output complement 38 l7 fco+ frame clock digital output true 39 m8 doutd? adc d digital output complement 40 l8 doutd+ adc d digital output true 41 m9 doutc? adc c digital output complement 42 l9 doutc+ adc c digital output true 43 m10 doutb? adc b digital output complement 44 l10 doutb+ adc b digital output true
ad9273 rev. b | page 14 of 48 pin no. tqfp bga name description 45 m11 douta? adc a digital output complement 46 l11 douta+ adc a digital output true 48 k11 stby standby power-down 49 j11 pdwn full power-down 51 k12 sclk serial clock 52 j12 sdio serial data input/output 53 h12 csb chip select bar 56 b9 lg-a lna ground for channel a 57 a9 li-a lna analog input for channel a 58 d9 losw-a lna analog switched output for channel a 59 c9 lo-a lna analog inverted output for channel a 62 b10 lg-b lna ground for channel b 63 a10 li-b lna analog input for channel b 64 d10 losw-b lna analog switched output for channel b 65 c10 lo-b lna analog inverted output for channel b 68 b11 lg-c lna ground for channel c 69 a11 li-c lna analog input for channel c 70 d11 losw-c lna analog switched output for channel c 71 c11 lo-c lna analog inverted output for channel c 74 b12 lg-d lna ground for channel d 75 a12 li-d lna analog input for channel d 76 d12 losw-d lna analog switched output for channel d 77 c12 lo-d lna analog inverted output for channel d 78 k10 cwd0? cw doppler output complement for channel 0 79 j10 cwd0+ cw doppler output true for channel 0 80 k9 cwd1? cw doppler output complement for channel 1 81 j9 cwd1+ cw doppler output true for channel 1 82 k8 cwd2? cw doppler output complement for channel 2 83 j8 cwd2+ cw doppler output true for channel 2 84 k7 cwd3? cw doppler output complement for channel 3 85 j7 cwd3+ cw doppler output true for channel 3 87 a8 gain? gain control voltage input complement 88 a7 gain+ gain control voltage input true 89 a6 rbias external resistor to set the internal adc core bias current 90 a5 vref voltage reference input/output 91 k6 cwd4? cw doppler output complement for channel 4 92 j6 cwd4+ cw doppler output true for channel 4 93 k5 cwd5? cw doppler output complement for channel 5 94 j5 cwd5+ cw doppler output true for channel 5 95 k4 cwd6? cw doppler output complement for channel 6 96 j4 cwd6+ cw doppler output true for channel 6 97 k3 cwd7? cw doppler output complement for channel 7 98 j3 cwd7+ cw doppler output true for channel 7 99 c1 lo-e lna analog inverted output for channel e 100 d1 losw-e lna analog switched output for channel e
ad9273 rev. b | page 15 of 48 typical performance characteristics f sample = 40 msps, f in = 5 mhz, r s = 50 , lna gain = 21.3 db, lna bias = mid-high, pga gain = 24 db, aaf lpf cutoff = f sample /3, hpf = lpf cutoff/20.7 (default), gain? = 0.8 v ?2.0 ?1.5 ?0.5 ?1.0 0 0.5 1.0 1.5 2.0 0 0.2 0.4 0.6 0.8 1.0 gain+ (v) gain error (db) 1.2 1.4 1.6 +85c +25c ?40c 07030-114 figure 6. gain error vs. gain+ at three temperatures 20 18 16 14 12 10 8 6 4 2 0 ?1.0 ?0.9 ?0.8 ?0.7 ?0.6 ?0.5 ?0.4 ?0.3 ?0.2 ?0.1 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 percentage of units (%) gain error (db) 07030-184 figure 7. gain error histogram, gain+ = 0.16 v 0 2 4 6 10 8 12 14 ?1.0 ?0.9 ?0.8 ?0.7 ?0.6 ?0.5 ?0.4 ?0.3 ?0.2 ?0.1 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 percentage of units (%) gain error (db) 07030-185 figure 8. gain error histogram, gain+ = 0.8 v 0 2 4 6 10 8 12 14 ?1.0 ?0.9 ?0.8 ?0.7 ?0.6 ?0.5 ?0.4 ?0.3 ?0.2 ?0.1 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 percentage of units (%) gain error (db) 07030-186 figure 9. gain error histogram, gain+ = 1.44 v 0 5 10 15 20 25 ?1.25 ?1.00 ?0.75 percentage of units (%) ?0.50 ?0.25 0 channel-to-channel gain matching (db) 0.25 0.50 0.75 1.00 1.25 07030-180 figure 10. gain match histogram, gain+ = 0.3 v 5 0 10 15 20 25 ?1.25 ?1.00 ?0.75 percentage of units (%) ?0.50 ?0.25 0 channel-to-channel gain matching (db) 0.25 0.50 0.75 1.00 1.25 07030-181 figure 11. gain match histogram, gain+ = 1.3 v
ad9273 rev. b | page 16 of 48 ?7 ?6 ?5 ?4 500k 450k 400k 350k 300k 250k 200k 150k 100k 50k 0 ?3?2?101234567 number of hits codes 07030-115 figure 12. output-referred noise histogram, gain+ = 0.0 v ?7 ?6 ?5 ?4 200k 180k 160k 140k 120k 100k 80k 60k 40k 20k 0 ?3?2?101234567 number of hits codes 07030-116 figure 13. output-referred noise histogram, gain+ = 1.6 v 3.0 2.5 2.0 1.5 1.0 0.5 0 12345678910 input-referred noise (nv/ hz) frequency (mhz) lna gain = 21.3db lna gain = 15.6db lna gain = 17.9db 07030-187 figure 14. short-circuit, input- referred noise vs. frequency, pga gain = 30 db, gain+ = 1.6 v ? 128 ?129 ?130 ?131 ?132 ?133 ?134 ?135 ?136 ?137 ?138 ?139 00.20.40.60.8 gain+ (v) 1.0 1.2 1.4 1.6 output-referred noise (dbfs/hz) lna gain = 12 lna gain = 6 07030-117 lna gain = 8 figure 15. short-circuit, output-referred noise vs. gain+ 40 45 50 55 60 65 0.5 0.6 0.7 0.8 0.9 1.0 1.1 1.2 1.3 1.4 1.5 1.6 snr/sin a d(dbfs) gain+ (v) sinad snr 07030-118 figure 16. snr/sinad vs. gain+, ain = ?1.0 dbfs 0 ?2 ?4 ?6 ?8 ?10 ?12 ?14 ?16 ?18 ?20 0 5 10 15 20 25 amplitude (dbfs) frequency (mhz) 07030-120 25msps 40msps 50msps figure 17. antialiasing filter (aaf) pass-band response, lpf cutoff = 1 (1/3) f sample
ad9273 rev. b | page 17 of 48 0 25 50 75 100 125 150 0 5 10 15 20 25 30 35 40 group delay (ns) frequency (mhz) gain+ = 1.6v gain+ = 0.8v gain+ = 0v 07030-121 figure 18. antialiasing filter (aaf) group delay response ?100 ?90 ?80 ?70 ?60 ?50 ?40 ?30 ?20 ?10 0 0 2 4 6 8 10 12 14 16 second-order h a rmonic distortion (dbfs) input frequency (mhz) gain+ = 1.6v gain+ = 1.0v gain+ = 0.5v 07030-122 figure 19. second-order harmonic distortion vs. input frequency, ain = ?1.0 dbfs ?80 ?70 ?60 ?50 ?40 ?30 ?20 ?10 0 024 6810121416 third-order harmonic distortion (dbfs) input frequency (mhz) gain+ = 1.6v gain+ = 1.0v gain+ = 0.5v 07030-123 figure 20. third-order harmonic distortion vs. input frequency, ain = ?1.0 dbfs ?120 ?100 ?80 ?60 ?40 ?20 0 ?40 ?35 ?30 ?25 ?20 ?15 ?10 ?5 0 second-order harmonic distortion (dbfs) adc output level (dbfs) gain+ = 1.6v gain+ = 0.8v gain+ = 0v 07030-124 figure 21. second-order harmonic distortion vs. adc output level ?120 ?100 ?80 ?60 ?40 ?20 0 ?40 ?35 ?30 ?25 ?20 ?15 ?10 ?5 0 third-order harmonic distortion (dbfs) adc output level (dbfs) gain+ = 1.6v gain+ = 0.8v gain+ = 0v 07030-125 figure 22. third-order harmonic distortion vs. adc output level ?90 ?80 ?70 ?60 ?50 ?40 ?30 ?20 ?10 0 0.5 0.6 0.7 0.9 1.1 1.3 1.5 0.8 1.0 1.2 1.4 1.6 imd3 (dbfs) gain+ (v) f in1 = f in2 +0.01mhz a in 1 = ?1dbfs, a in 2 = ?21dbfs 07030-126 8mhz 5mhz 2.3mhz figure 23. imd3 vs. gain+
ad9273 rev. b | page 18 of 48 ?120 ?100 ?80 ?60 ?40 ?20 0 ?40 ?35 ?30 ?25 ?20 ?15 ?10 ?5 0 imd3 (dbfs) fund1 level (dbfs) gain+ = 1.6v gain+ = 0.8v gain+ = 0v f in1 = 5.00mhz, f in2 = 5.01mhz fund2 level = fund1 level ? 20db 0 7030-127 figure 24. imd3 vs. fundamental 1 amplitude (fund1) level
ad9273 rev. b | page 19 of 48 equivalent circuits li- x, lg- x avddx 15k ? v cm 07030-073 figure 25. equivalent lna input circuit lo-x, losw-x 10 ? avddx 07030-075 figure 26. equivalent lna output circuit 10? 10k? 10k? clk? 10 ? 1.25v clk+ 07030-007 figure 27. equivalent clock input circuit s dio 350? 30k ? a vddx 07030-008 figure 28. equivalent sdio input circuit dr v dd drgnd doutx? doutx+ v v v v 07030-009 figure 29. equivalent digital output circuit sclk, pdwn, or stby 30k? 1k ? 07030-010 figure 30. equivalent sclk, pdwn, or stby input circuit
ad9273 rev. b | page 20 of 48 100 ? a v ddx rbias 07030-011 figure 31. equivale nt rbias circuit c sb 70k ? 1k? a v ddx 07030-012 figure 32. equivalent csb input circuit vref 6k ? 07030-014 figure 33. equivalent vref circuit 0 7030-276 g ain+ 50? a vdd2 figure 34. equivalent gain+ input circuit 0 7030-176 gain? 50? 70k? avdd2 0.8 v figure 35. equivalent gain? input circuit cwdx+, cwdx? 10? +0.5v 07030-076 figure 36. equivalent cwdx output circuit
ad9273 rev. b | page 21 of 48 theory of operation ultrasound the primary application for the ad9273 is medical ultrasound. figure 37 shows a simplified block diagram of an ultrasound system. a critical function of an ultrasound system is the time gain control (tgc) compensation for physiological signal attenuation. because the attenuation of ultrasound signals is exponential with respect to distance (time), a linear-in-db vga is the optimal solution. key requirements in an ultrasound signal chain are very low noise, active input termination, fast overload recovery, low power, and differential drive to an adc. because ultrasound machines use beam-forming techniques requiring a large binary-weighted number of channels (for example, 32 to 512 channels), using the lowest power at the lowest possible noise is of chief importance. most modern machines use digital beam forming. in this technique, the signal is converted to digital format immediately following the tgc amplifier, and then beam forming is accomplished digitally. the adc resolution of 12 bits with up to 50 msps sampling satisfies the requirements of both general-purpose and high- end systems. power conservation and low cost are two of the most important factors in low-end and portable ultrasound machines, and the ad9273 is designed to meet these criteria. for additional information regarding ultrasound systems, refer to how ultrasound system considerations influence front-end component choice, analog dialogue , volume 36, number 3, mayCjuly 2002, and the ad9271a revolutionary solution for portable ultrasound, analog dialogue , volume 41, number 3, july 2007. beam-former central control rx beam former (b and f modes) color doppler (pw) processing (f mode) image and motion processing (b mode) spectral doppler processing mode display audio output tx beam former cw (analog) beam former transducer array 128, 256, etc., elements bidirectional cable hv mux/ demux t/r switches tx h v amps multichannels ad9273 aaf vga lna adc cw 07030-077 figure 37. simplified ultrasound system block diagram
ad9273 rev. b | page 22 of 48 lna li-x lg-x lo-x doutx+ doutx? c s t/r switch c lg c fb r fb2 c sh gain interpolator losw-x r fb1 switch array g m cwd[7:0]+ cwd[7:0]? attenuator ?42db to 0db gain? pipeline adc serial lvds postamp gain+ ad9273 transducer filter 21db 24db, 27db, 30db 15.6db, 17.9db, 21.3db 07030-071 figure 38. simplified block diagram of a single channel channel overview each channel contains both a tgc signal path and a cw doppler signal path. common to both signal paths, the lna provides user- adjustable input impedance termination. the cw doppler path includes a transconductance amplifier and a crosspoint switch. the tgc path includes a differential x-amp? vga, an antialiasing filter, and an adc. figure 38 shows a simplified block diagram with external components. the signal path is fully differential throughout to maximize signal swing and reduce even-order distortion; however, the lna is designed to be driven from a single-ended signal source. low noise amplifier (lna) good noise performance relies on a proprietary ultralow noise lna at the beginning of the signal chain, which minimizes the noise contribution in the following vga. active impedance control optimizes noise performance for applications that benefit from input impedance matching. a simplified schematic of the lna is shown in figure 39 . li-x is capacitively coupled to the source. an on-chip bias generator establishes dc input bias voltages of around 0.9 v and centers the output common-mode levels at 1.5 v (avdd2 divided by 2). a capacitor, c lg , of the same value as the input coupling capacitor, c s , is connected from the lg-x pin to ground. li-x c s c lg c fb c sh lg-x lo-x losw-x v cm v cm v o + v o ? r fb1 r fb2 t/r switch transducer 07030-101 figure 39. simplified lna schematic the lna supports differential output voltages as high as 4.4 v p-p with positive and negative excursions of 1.1 v from a common-mode voltage of 1.5 v. the lna differential gain sets the maximum input signal before saturation. one of three gains is set through the spi. the corresponding full-scale input for the gain settings of 6, 8, and 12 is 733 mv p-p, 550 mv p-p, and 367 mv p-p, respectively. overload protection ensures quick recovery time from large input voltages. because the inputs are capacitively coupled to a bias voltage near midsupply, very large inputs can be handled without interacting with the esd protection. low value feedback resistors and the current-driving capability of the output stage allow the lna to achieve a low input-referred noise voltage of 1.26 nv/hz at a gain of 21.3 db. this is achieved with a current consumption of only 10 ma per channel (30 mw). on-chip resistor matching results in precise single-ended gains, which are critical for accurate impedance control. the use of a fully differential topology and negative feedback minimizes distortion. low second-order harmonic distortion is particularly important in second-order harmonic ultrasound imaging applications. differential signaling enables smaller swings at each output, further reducing third-order distortion. recommendation it is highly recommended that the lg-x pins form a kelvin type connection to the input or probe connection ground. simply connecting the lg pin to ground near the device may allow differences in potential to be amplified through the lna. this generally shows up as a dc offset voltage that can vary from channel to channel and part to part, depending on the application and layout of the pcb (see figure 38).
ad9273 rev. b | page 23 of 48 active impedance matching the lna consists of a single-ended voltage gain amplifier with differential outputs and the negative output available externally. for example, with a fixed gain of 8 (17.9 db), an active input termination is synthesized by connecting a feedback resistor between the negative output pin, lo-x, and the positive input pin, li-x. this well-known technique is used for interfacing multiple probe impedances to a single system. the input resistance is shown in equation 1. ) 2 1( a r r fb in + = (1) where a /2 is the single-ended gain or the gain from the li-x inputs to the lo-x outputs, and r fb is the resulting impedance of the r fb1 and r fb2 combination (see figure 39 ). because the amplifier has a gain of 8 from its input to its differential output, it is important to note that the gain a/2 is the gain from pin li-x to pin lo-x, and it is 6 db less than the gain of the amplifier, or 12.1 db (4). the input resistance is reduced by an internal bias resistor of 15 k in parallel with the source resistance connected to pin li-x while pin lg-x is ac grounded. equation 2 can be used to calculate the needed r fb for a desired r in , even for higher values of r in . + = k15|| )31( fb in r r (2) for example, to set r in to 200 , the value of r fb must be 1000 . if the simplified equation (equation 2) is used to calculate r in , the value is 188 , resulting in a gain error less than 0.6 db. some factors, such as the presence of a dynamic source resistance, might influence the absolute gain accuracy more significantly. at higher frequencies, the input capacitance of the lna needs to be considered. the user must determine the level of matching accuracy and adjust r fb accordingly. the bandwidth (bw) of the lna is greater than 100 mhz. ultimately, the bw of the lna limits the accuracy of the synthesized r in . for r in = r s up to about 200 , the best match is between 100 khz and 10 mhz, where the lower frequency limit is determined by the size of the ac-coupling capacitors, and the upper limit is determined by the lna bw. furthermore, the input capacitance and r s limit the bw at higher frequencies. figure 40 shows r in vs. frequency for various values of r fb . 10 100 1k 100k 1m 10m 100m input resistance ( ? ) frequency (hz) r s = 50 ? , r fb = 200 ? , c sh = 70pf r s = 100 ? , r fb = 400 ? , c sh = 20pf r s = 200 ? , r fb = 800 ? r s = 500 ? , r fb = 2k ? 07030-188 figure 40. r in vs. frequency for various values of r fb (effects of r s and c sh are also shown) note that at the lowest value (50 ), r in peaks at frequencies greater than 10 mhz. this is due to the bw roll-off of the lna, as mentioned previously. however, as can be seen for larger r in values, parasitic capacitance starts rolling off the signal bw before the lna can produce peaking. c sh further degrades the match; therefore, c sh should not be used for values of r in that are greater than 100 . table 7 lists the recommended values for r fb and c sh in terms of r in . c fb is needed in series with r fb because the dc levels at pin lo-x and pin li-x are unequal. table 7. active termination external component values lna gain (db) r in () r fb () minimum c sh (pf) bw (mhz) 15.6 50 200 90 57 17.9 50 250 70 69 21.3 50 350 50 88 15.6 100 400 30 57 17.9 100 500 20 69 21.3 100 700 10 88 15.6 200 800 n/a 72 17.9 200 1000 n/a 72 21.3 200 1400 n/a 72
ad9273 rev. b | page 24 of 48 lna noise the short-circuit noise voltage (input-referred noise) is an impor- tant limit on system performance. the short-circuit input-referred noise voltage for the lna is 1.4 nv/hz at a gain of 21.3 db, including the vga noise at a vga postamp gain of 27 db. these measurements, which were taken without a feedback resistor, provide the basis for calculating the input noise and noise figure (nf) performance of the configurations shown in figure 41 . v out unterminated + ? li-x r in r s v out resistive termination + ? li-x r in r s r s v out active impedance match + ? li-x r in r fb r fb 1 + a/2 r s r in = 0 7030-104 figure 41. input configurations figure 42 and figure 43 are simulations of noise figure vs. source resistance (r s ) results using these configurations and an input- referred noise voltage of 6 nv/hz for the vga. unterminated (r fb = ) operation exhibits the lowest equivalent input noise and noise figure. figure 43 shows the noise figure vs. r s rising at low r s where the lna voltage noise is large compared with the source noiseand at high r s due to the noise contribution from r fb . the lowest nf is achieved when r s matches r in . the main purpose of input impedance matching is to improve the transient response of the system. with resistive termination, the input noise increases due to the thermal noise of the matching resistor and the increased contribution of the lnas input voltage noise generator. with active impedance matching, however, the contributions of both are smaller (by a factor of 1/(1 + lna gain)) than they would be for resistive termination. figure 42 shows the relative noise figure performance. in this graph, the input impedance was swept with r s to preserve the match at each point. the noise figures for a source impedance of 50 are 7.3 db, 4.2 db, and 2.8 db for the resistive termination, active termination, and unterminated configurations, respectively. the noise figures for 200 are 4.5 db, 1.7 db, and 1.0 db, respectively. figure 43 shows the noise figure as it relates to r s for various values of r in , which is helpful for design purposes. 10 100 1k 0 1.5 3.0 4.5 6.0 7.5 9.0 10.5 12.0 r s ( ? ) noise figure (db) 07030-182 unterminated shunt termination active termination figure 42. noise figure vs. r s for shunt termination, active termination matched, and unterminated inputs, v gain = 0.8 v 10 100 1k 0 1.5 3.0 4.5 6.0 7.5 9.0 10.5 12.0 r s ( ? ) noise figure (db) 07030-183 unterminated r in = 200 ? r in = 100 ? r in = 75 ? r in = 50 ? figure 43. noise figure vs. r s for various fixed values of r in , active termination matched inputs, v gain = 0.8 v
ad9273 rev. b | page 25 of 48 input overdrive cw doppler operation excellent overload behavior is of primary importance in ultrasound. both the lna and vga have built-in overdrive protection and quickly recover after an overload event. modern ultrasound machines used for medical applications employ a 2 n binary array of receivers for beam forming, with typical array sizes of 16 or 32 receiver channels phase-shifted and summed together to extract coherent information. when used in multiples, the desired signals from each channel can be summed to yield a larger signal (increased by a factor n, where n is the number of channels), and the noise is increased by the square root of the number of channels. this technique enhances the signal-to-noise performance of the machine. the critical elements in a beam-former design are the means to align the incoming signals in the time domain and the means to sum the individual signals into a composite whole. input overload protection as with any amplifier, voltage clamping prior to the inputs is highly recommended if the application is subject to high transient voltages. in figure 44 , a simplified ultrasound transducer interface is shown. a common transducer element serves the dual functions of transmitting and receiving ultrasound energy. during the transmitting phase, high voltage pulses are applied to the ceramic elements. a typical transmit/receive (t/r) switch can consist of four high voltage diodes in a bridge configuration. although the diodes ideally block transmit pulses from the sensitive receiver input, diode characteristics are not ideal, and the resulting leakage transients imposed on the li-x inputs can be problematic. beam forming, as applied to medical ultrasound, is defined as the phase alignment and summation of signals that are generated from a common source but received at different times by a multielement ultrasound transducer. beam forming has two functions: it imparts directivity to the transducer, enhancing its gain, and it defines a focal point within the body from which the location of the returning echo is derived. because ultrasound is a pulse system and time-of-flight is used to determine depth, quick recovery from input overloads is essential. overload can occur in the preamp and the vga. immediately following a transmit pulse, the typical vga gains are low, and the lna is subject to overload from t/r switch leakage. with increasing gain, the vga can become overloaded due to strong echoes that occur near field echoes and acoustically dense materials, such as bone. the ad9273 includes the front-end components needed to implement analog beam forming for cw doppler operation. these components allow cw channels with similar phases to be coherently combined before phase alignment and down mixing, thus reducing the number of delay lines or adjustable phase shifters/ down mixers ( ad8333 or ad8339 ) required. next, if delay lines are used, the phase alignment is performed, and then the channels are coherently summed and down converted by a dynamic range i/q demodulator. alternatively, if phase shifters/down mixers, such as the ad8333 and ad8339 , are used, phase alignment and downconversion are done before coherently summing all channels into i/q signals. in either case, the resultant i and q signals are filtered and sampled by two high resolution adcs, and the sampled signals are processed to extract the relevant doppler information. figure 44 illustrates an external overload protection scheme. a pair of back-to-back signal diodes is installed prior to installing the ac-coupling capacitors. keep in mind that all diodes shown in this example are prone to exhibiting some amount of shot noise. many types of diodes are available for achieving the desired noise performance. the configuration shown in figure 44 tends to add 2 nv/hz of input-referred noise. decreasing the 5 k resistor and increasing the 2 k resistor may improve noise contribution, depending on the application. with the diodes shown in figure 44 , clamping levels of 0.5 v or less significantly enhance the overload performance of the system. alternately, the lna of the ad9273 can directly drive the ad8333 or ad8339 without the crosspoint switch. the lo-x pins present the inverting lna output, and the losw-x pins can be configured via register 0x2c (see tabl e 17 ) to connect to the noninverting output to provide a differential output of the lna. the lna output full-scale voltage of the ad9273 is 4.4 v p-p, and the input full- scale voltage is 2.7 v p-p. if no attenuation is provided between the lna output and the demodulator, the lna input full-scale voltage must be limited. transducer 10nf 10nf 2k? 5k? 5k? ad9273 tx driver hv +5 v ?5v lna 07030-100 figure 44. input overload protection
ad9273 rev. b | page 26 of 48 ad9273 lna g m g m g m g m g m g m g m g m switch array 8 channel 16-bit adc q i lna lna lna ad9273 lna switch array 8 channel lna lna lna 2.5v ad8333 2.5v 2.5v 2.5v ad8333 16-bit adc 600h 600h 600h 600h 600h 700? 700? 700? 700? 600h 600h 600h 07030-096 figure 45. typical connection interface with th e ad8333 or ad8339 using the cwdx outputs lna ad9273 1nf 500? lo-a losw-a 5k ? 5k ? ad8339 2.5 v 1nf 500? lna 1nf 500? los-b losw-b 5k ? 5k ? 2.5v 1nf 500? lna 1nf 500? lo-h losw-h 5k ? 5k ? ad8339 i 2.5v 1nf 500? q 16-bit adc 16-bit adc 07030-111 figure 46. typical connection interface with the ad8 333 or ad8339 using the lo-x and losw-x outputs
ad9273 rev. b | page 27 of 48 crosspoint switch each lna is followed by a transconductance amp for voltage- to-current conversion. currents can be routed to one of eight pairs of differential outputs or to 16 single-ended outputs for summing. each cwd output pin sinks 2.4 ma dc current, and the signal has a full-scale current of 2 ma for each channel selected by the crosspoint switch. for example, if four channels are summed on one cwd output, the output sinks 9.6 ma dc and has a full-scale current output of 8 ma. the maximum number of channels combined must be considered when setting the load impedance for current-to-voltage conversion to ensure that the full-scale swing and common-mode voltage are within the operating limits of the ad9273. when interfacing to the ad8339 , a common-mode voltage of 2.5 v and a full-scale swing of 2.8 v p-p are desired. this can be accomplished by connecting an inductor between each cwd output and a 2.5 v supply, and then connecting either a single-ended or differential load resistance to the cwdx outputs. the value of resistance should be calculated based on the maximum number of channels that can be combined. cwdx outputs are required under full-scale swing to be greater than 1.5 v and less than avdd2 (3.0 v supply). tgc operation the tgc signal path is fully differential throughout to maximize signal swing and reduce even-order distortion; however, the lnas are designed to be driven from a single-ended signal source. gain values are referenced from the single-ended lna input to the differential adc input. a simple exercise in understanding the maximum and minimum gain requirements is shown in figure 47 . lna fs (0.55v p-p se) lna input-referred noise floor (5.4v rms) @ aaf bw = 15mhz lna + vga noise = 1.4nv/ hz adc fs (2 v p-p) ~10db margin >11db margin adc noise floor (224v rms) minimum gain maximum gain lna adc 70db vga gain range > 42db max channel gain > 48db 91db 0 7030-097 figure 47. gain requirements of tgc operation for a 12-bit, 40 msps adc the maximum gain required is determined by ( adc noise floor / vga input noise floor ) + margin = 20 log(224/5.4) + 11 db = 43 db the minimum gain required is determined by ( adc input fs / vga input fs) + margin = 20 log(2/0.55) C 10 db = 3 db therefore, 42 db of gain range for a 12-bit, 40 msps adc with 15 mhz of bandwidth should suffice in achieving the dynamic range required for most of todays ultrasound systems. the system gain is distributed as listed in table 8 . table 8. channel gain distribution section nominal gain (db) lna 15.6/17.9/21.3 attenuator ?42 to 0 vga amp 21/24/27/30 filter 0 adc 0 the linear-in-db gain (law conformance) range of the tgc path is 42 db. the slope of the gain control interface is 28 db/v, and the gain control range is ?0.8 v to +0.8 v. equation 3 is the expression for the differential voltage v gain , and equation 4 is the expression for the channel gain. )()()( ?? + = (3) icpt v gain gain + = v db 28)db( (4) where icpt is the intercept point of the tgc gain. in its default condition, the lna has a gain of 21.3 db (12) and the vga postamp gain is 24 db if the voltage on the gain+ pin is 0 v and the voltage on the gain? pin is 0.8 v (42 db attenuation). this gives rise to a total gain (or icpt) of 3.6 db through the tgc path if the lna input is unmatched, or of ?2.4 db if the lna is matched to 50 (r fb = 350 ). if the voltage on the gain+ pin is 1.6 v and the voltage on the gain? pin is 0.8 v (0 db attenuation), however, the vga gain is 24 db. this results in a total gain of 45 db through the tgc path if the lna input is unmatched, or in a total gain of 39 db if the lna input is matched. each lna output is dc-coupled to a vga input. the vga consists of an attenuator with a range of ?42 db to 0 db followed by an amplifier with 21 db, 24 db, 27 db, or 30 db of gain. the x-amp gain-interpolation technique results in low gain error and uniform bandwidth, and differential signal paths minimize distortion.
ad9273 rev. b | page 28 of 48 table 9. sensitivity and dynamic range of trade-offs 1 , 2 , 3 lna vga postamp gain (db) channel gain full-scale input (v p-p) input-referred noise voltage (nv/hz) typical output dynamic range (v/v) (db) gain+ = 0 v 4 gain+ = 1.6 v 5 input-referred noise 6 @ gain+ = 1.6 v (nv/hz) 6 15.6 0.733 1.6 21 65.9 62.3 1.98 24 64.1 59.7 1.91 27 61.8 57.0 1.87 30 59.2 54.1 1.85 8 17.9 0.550 1.42 21 65.9 61.6 1.66 24 64.1 58.9 1.61 27 61.8 56.2 1.58 30 59.2 53.3 1.57 12 21.3 0.367 1.26 21 65.9 60.1 1.35 24 64.1 57.3 1.32 27 61.8 54.4 1.31 30 59.2 51.5 1.30 1 lna: output full scale = 4.4 v p-p differential. 2 filter: loss ~ 1 db, nbw = 13.3 mhz, gain? = 0.8 v. 3 adc: 40 msps, 70 db snr, 2 v p-p full-scale input. 4 output dynamic range at minimum vga gain (vga dominated). 5 output dynamic range at maximum vga gain (lna dominated). 6 channel noise at maximum vga gain. table 9 demonstrates the sensitivity and dynamic range of trade-offs that can be achieved relative to various lna and vga gain settings. for example, when the vga is set for the minimum gain voltage, the tgc path is dominated by vga noise and achieves the maximum output snr. however, as the postamp gain options are increased, the input-referred noise is reduced and the snr is degraded. if the vga is set for the maximum gain voltage, the tgc path is dominated by lna noise and achieves the lowest input- referred noise, but with degraded output snr. the higher the tgc (lna + vgc) gain, the lower the output snr. as the postamp gain is increased, the input-referred noise is reduced. at low gains, the vga should limit the system noise perfor- mance (snr); at high gains, the noise is defined by the source and the lna. the maximum voltage swing is bound by the full- scale peak-to-peak adc input voltage (2 v p-p). both the lna and vga have full-scale limitations within each section of the tgc path. these limitations are dependent on the gain setting of each function block and on the voltage applied to the gain+ and gain? pins. the lna has three limitations, or full- scale settings, that can be applied through the spi. similarly, the vga has four postamp gain settings that can be applied through the spi. the voltage applied to the gain pins determines which amplifier (the lna or vga) saturates first. the maximum signal input level that can be applied as a function of voltage on the gain pins for the selectable gain options of the spi is shown in figure 48 to figure 50 . 0.40 0.35 0.30 0.25 0.20 0.15 0.10 0.05 0 00.20.40.60.8 gain+ (v) 1.0 1.2 1.4 1.6 input full-scale (v p-p) 07030-117 pga gain = 21db pga gain = 24db pga gain = 27db pga gain = 30db figure 48. lna with 15.6 db gain setting/vga full-scale limitations
ad9273 rev. b | page 29 of 48 0 0.1 0.2 0.3 0.4 0.5 0.6 0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 input full-scale (v p-p) gain+ (v) 07030-178 pga gain = 21db pga gain = 24db pga gain = 27db pga gain = 30db figure 49. lna with 17.9 db gain setting/vga full-scale limitations 0 0.9 0.8 0.7 0.6 0.5 0.4 0.3 0.2 0.1 0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 input full-scale (v p-p) gain+ (v) pga gain = 21db pga gain = 30db pga gain = 27db pga gain = 24db 07030-179 figure 50. lna with 21.3 db gain setting/vga full-scale limitations variable gain amplifier the differential x-amp vga provides precise input attenuation and interpolation. it has a low input-referred noise of 6 nv/hz and excellent gain linearity. a simplified block diagram is shown in figure 51 . vip g ain 3db vin g m postamp postamp + ? gain interpolator 07030-078 figure 51. simplified vga schematic the input of the vga is a 14-stage differential resistor ladder with 3.5 db per tap. the resulting total gain range is 42 db, which allows for range loss at the endpoints. the effective input resistance per side is 180 nominally for a total differential resistance of 360 . the ladder is driven by a fully differential input signal from the lna. lna outputs are dc-coupled to avoid external decoupling capacitors. the common-mode voltage of the attenuator and the vga is controlled by an amplifier that uses the same midsupply voltage derived in the lna, permitting dc coupling of the lna to the vga without introducing large offsets due to common- mode differences. however, any offset from the lna becomes amplified as the gain increases, producing an exponentially increasing vga output offset. the input stages of the x-amp are distributed along the ladder, and a biasing interpolator, controlled by the gain interface, deter- mines the input tap point. with overlapping bias currents, signals from successive taps merge to provide a smooth attenuation range from ?42 db to 0 db. this circuit technique results in linear-in-db gain law conformance and low distortion levelsonly deviating 0.5 db or less from the ideal. the gain slope is monotonic with respect to the control voltage and is stable with variations in process, temperature, and supply. the x-amp inputs are part of a programmable gain feedback amplifier that completes the vga. its bandwidth is approximately 100 mhz. the input stage is designed to reduce feedthrough to the output and to ensure excellent frequency response uniformity across the gain setting. gain control the gain control interface, gain, is a differential input. v gain varies the gain of all vgas through the interpolator by selecting the appropriate input stages connected to the input attenuator. for gain? at 0.8 v, the nominal gain+ range for 28 db/v is 0 v to 1.6 v, with the best gain linearity from about 0.16 v to 1.44 v, where the error is typically less than 0.5 db. for gain+ voltages greater than 1.44 v and less than 0.16 v, the error increases. the value of gain+ can exceed the supply voltage by 1 v without gain foldover. gain control response time is less than 750 ns to settle within 10% of the final value for a change from minimum to maximum gain. there are two ways in which the gain+ and gain? pins can be interfaced. with the single-ended method, a kelvin type of connection to ground can be used as shown in figure 52 . for driving multiple devices, it is preferable to use the differential method shown in figure 53 . in either method, the gain+ and gain? pins should be dc-coupled and driven to accommodate a 1.6 v full-scale input. ad9273 gain+ gain? 100 ? 0v to 1.6v dc 50 ? 0.01f 0.01f kelvin connection 0 7030-109 figure 52. single-ended gain pins configuration
ad9273 rev. b | page 30 of 48 gain? 50? gain+ ad9273 avdd2 31.3k ? 10k ? 0.01f 0.4vdc at 0.8v cm 0.4vdc at 0.8v cm 100? 499 ? 0.8v dc 0.01f 100 ? 499? 523? 499 ? 0.8v cm ad8138 07030-098 figure 53. differential gain pins configuration vga noise in a typical application, a vga compresses a wide dynamic range input signal to within the input span of an adc. the input-referred noise of the lna limits the minimum resolvable input signal, whereas the output-referred noise, which depends primarily on the vga, limits the maximum instantaneous dynamic range that can be processed at any one particular gain control voltage. this latter limit is set in accordance with the total noise floor of the adc. output-referred noise as a function of gain+ is shown in figure 15 for the short-circuit input conditions. the input noise voltage is simply equal to the output noise divided by the measured gain at each point in the control range. the output-referred noise is a flat 90 nv/hz (postamp gain = 24 db) over most of the gain range because it is dominated by the fixed output-referred noise of the vga. at the high end of the gain control range, the noise of the lna and of the source prevail. the input-referred noise reaches its minimum value near the maximum gain control voltage, where the input- referred contribution of the vga is miniscule. at lower gains, the input-referred noise, and therefore the noise figure, increases as the gain decreases. the instantaneous dynamic range of the system is not lost, however, because the input capacity increases as the input-referred noise increases. the contribution of the adc noise floor has the same dependence. the important relationship is the magnitude of the vga output noise floor relative to that of the adc. gain control noise is a concern in very low noise applications. thermal noise in the gain control interface can modulate the channel gain. the resultant noise is proportional to the output signal level and is usually evident only when a large signal is present. the gain interface includes an on-chip noise filter, which significantly reduces this effect at frequencies greater than 5 mhz. care should be taken to minimize noise impinging at the gain inputs. an external rc filter can be used to remove v gain source noise. the filter bandwidth should be sufficient to accommodate the desired control bandwidth. antialiasing filter the filter that the signal reaches prior to the adc is used to reject dc signals and to band limit the signal for antialiasing. figure 54 shows the architecture of the filter. the antialaising filter is a combination of a single-pole high- pass filter and a second-order low-pass filter. the high-pass filter can be configured at a ratio of the low-pass filter cutoff. this is selectable through the spi. the filter uses on-chip tuning to trim the capacitors and in turn set the desired cutoff frequency and reduce variations. the default ?3 db low-pass filter cutoff is 1/3 or 1/4.5 the adc sample clock rate. the cutoff can be scaled to 0.7, 0.8, 0.9, 1, 1.1, 1.2, or 1.3 times this frequency through the spi. the cutoff tolerance is maintained from 8 mhz to 18 mhz. 30c 4c 30c c c = 0.8pf to 5.1pf n = 0 to 7 10k ? /n 4k ? 4k ? 4k ? 2k ? 4k ? 2k ? c 0 7030-110 figure 54. simplified filter schematic tuning is normally off to avoid changing the capacitor settings during critical times. the tuning circuit is enabled and disabled through the spi. initializing the tuning of the filter must be performed after initial power-up and after reprogramming the filter cutoff scaling or adc sample rate. occasional retuning during an idle time is recommended to compensate for temperature drift. there is a total of eight spi-programmable settings that allow the user to vary the high-pass filter cutoff frequency as a function of the low-pass cutoff frequency. two examples are shown in table 10 : one is for an 8 mhz low-pass cutoff frequency, and the other is for an 18 mhz low-pass cutoff frequency. in both cases, as the ratio decreases, the amount of rejection on the low-end frequencies increases. therefore, making the entire aaf frequency pass band narrow can reduce low frequency noise or maximize dynamic range for harmonic processing. table 10. spi-selectable high-pass filter cutoff options high-pass cutoff spi setting ratio 1 o-pass cutoff 8 mh o-pass cutoff 18 mh 0 20.65 387 khz 872 khz 1 11.45 698 khz 1.571 mhz 2 7.92 1.010 mhz 2.273 mhz 3 6.04 1.323 mhz 2.978 mhz 4 4.88 1.638 mhz 3.685 mhz 5 4.10 1.953 mhz 4.394 mhz 6 3.52 2.270 mhz 5.107 mhz 7 3.09 2.587 mhz 5.822 mhz 1 ratio = low-pass filter cutoff frequency/high-pass filter cutoff frequency.
ad9273 rev. b | page 31 of 48 adc the ad9273 uses a pipelined adc architecture. the quantized output from each stage is combined into a 12-bit result in the digital correction logic. the pipelined architecture permits the first stage to operate on a new input sample and the remaining stages to operate on preceding samples. sampling occurs on the rising edge of the clock. the output staging block aligns the data, corrects errors, and passes the data to the output buffers. the data is then serialized and aligned to the frame and output clocks. clock input considerations for optimum performance, the ad9273 sample clock inputs (clk+ and clk?) should be clocked with a differential signal. this signal is typically ac-coupled into the clk+ and clk? pins via a transformer or using capacitors. these pins are biased internally and require no additional bias. figure 55 shows the preferred method for clocking the ad9273. a low jitter clock source, such as the valpey fisher oscillator vfac3-bhl-50mhz, is converted from single ended to differential using an rf transformer. the back-to-back schottky diodes across the secondary transformer limit clock excursions into the ad9273 to approximately 0.8 v p-p differential. this helps prevent the large voltage swings of the clock from feeding through to other portions of the ad9273, and it preserves the fast rise and fall times of the signal, which are critical to low jitter performance. 0.1f 0.1f 0.1f 0.1f schottky diodes: hsm2812 3.3v 50? 100 ? clk? clk+ adc ad9273 mini-circuits adt1-1wt, 1:1z xfmr vfac3 out 07030-050 figure 55. transformer-coupled differential clock if a low jitter clock is available, another option is to ac-couple a differential pecl signal to the sample clock input pins as shown in figure 56 . the ad951x/ad952x family of clock drivers offers excellent jitter performance. 100 ? 0.1f 0.1f 0.1f 0.1f 240 ? 240? 50? * clk clk * 50? resistor is optional. clk? clk+ adc ad9273 pecl driver 3.3v out vfac3 07030-051 ad951x/ad952x family figure 56. differential pecl sample clock 100 ? 0.1f 0.1f 0.1f 0.1f ad951x/ad952x family 50? * clk clk * 50? resistor is optional. clk? clk+ adc ad9273 lvds driver 3.3v out vfac3 07030-052 figure 57. differential lvds sample clock in some applications, it is acceptable to drive the sample clock inputs with a single-ended cmos signal. in such applications, clk+ should be driven directly from a cmos gate, and the clk? pin should be bypassed to ground with a 0.1 f capacitor in parallel with a 39 k resistor (see figure 58 ). although the clk+ input circuit supply is avddx (1.8 v), this input is designed to withstand input voltages of up to 3.3 v, making the selection of the drive logic voltage very flexible. 0.1f 0.1f 0.1f 39k? cmos driver 50 ? * optional 100 ? 0.1f clk clk * 50? resistor is optional. clk? clk+ adc ad9273 3.3 v out vfac3 07030-053 ad951x/ad952x family figure 58. single-ended 1.8 v cmos sample clock 0.1f 0.1f cmos driver 50 ? * optional 100 ? 0.1f clk clk * 50? resistor is optional. clk? clk+ adc ad9273 3.3 v out vfac3 0.1f 07030-054 ad951x/ad952x family figure 59. single-ended 3.3 v cmos sample clock clock duty cycle considerations typical high speed adcs use both clock edges to generate a variety of internal timing signals. as a result, these adcs may be sensitive to the clock duty cycle. commonly, a 5% tolerance is required on the clock duty cycle to maintain dynamic performance characteristics. the ad9273 contains a duty cycle stabilizer (dcs) that retimes the nonsampling edge, providing an internal clock signal with a nominal 50% duty cycle. this allows a wide range of clock input duty cycles without affecting the performance of the ad9273. when the dcs is on, noise and distortion perfor- mance are nearly flat for a wide range of duty cycles. however, some applications may require the dcs function to be off. if so, keep in mind that the dynamic range performance can be affected when operated in this mode. see table 17 for more details on using this feature.
ad9273 rev. b | page 32 of 48 the duty cycle stabilizer uses a delay-locked loop (dll) to create the nonsampling edge. as a result, any changes to the sampling frequency require approximately eight clock cycles to allow the dll to acquire and lock to the new rate. clock jitter considerations high speed, high resolution adcs are sensitive to the quality of the clock input. the degradation in snr at a given input frequency (f a ) due only to aperture jitter (t j ) can be calculated by snr degradation = 20 log 10[1/2 f a t j ] in this equation, the rms aperture jitter represents the root mean square of all jitter sources, including the clock input, analog input signal, and adc aperture jitter. if undersampling applications are particularly sensitive to jitter (see figure 60 ). the clock input should be treated as an analog signal in cases where aperture jitter may affect the dynamic range of the ad9273. power supplies for clock drivers should be separated from the adc output driver supplies to avoid modulating the clock signal with digital noise. low jitter, crystal-controlled oscillators make the best clock sources, such as the valpey fisher vfac3 series. if the clock is generated from another type of source (by gating, dividing, or other methods), it should be retimed by the original clock during the last step. refer to the an-501 application note and the an-756 application note for more in-depth information about how jitter performance relates to adcs (visit www.analog.com ). 1 10 100 1000 16 bits 14 bits 12 bits 30 40 50 60 70 80 90 100 110 120 130 0.125ps 0.5ps 1.0ps 2.0ps analog input frequency (mhz) 10 bits 8 bits rms clock jitter requirement snr (db) 0.25ps 07030-038 figure 60. ideal snr vs. analog input frequency and jitter power dissipation and power-down mode as shown in figure 62 , the power dissipated by the ad9273 is proportional to its sample rate. the digital power dissipation does not vary much because it is determined primarily by the drvdd supply and bias current of the lvds output drivers. 0 0 sampling frequency (msps) supply current (ma) 250 200 150 100 50 10 30 20 40 50 07030-032 i avdd1 , 50msps speed grade i avdd1 , 40msps speed grade i avdd1 , 25msps speed grade i drvdd figure 61. supply current vs. f sample for f in = 5 mhz 120 80 0 sampling frequency (msps) power/channel (mw) 10 30 20 50 40 115 110 105 100 95 90 85 50msps speed grade 40msps speed grade 25msps speed grade 07030-031 figure 62. power per channel vs. f sample for f in = 5 mhz the ad9273 features scalable lna bias currents (see register 0x12 in table 17 ). the default lna bias current settings are high. figure 63 shows the typical reduction of avdd2 current with each bias setting. it is also recommended to adjust the lna offset using register 0x10 (see table 17 ) when the lna bias setting is low. 0 20406080100120140 160 180 high lna bias settin g mid-high mid-low low total avdd2 current (ma) 0 7030-119 figure 63. avdd2 current at different lna bias settings, ad9273-40
ad9273 rev. b | page 33 of 48 by asserting the pdwn pin high, the ad9273 is placed into power-down mode. in this state, the device typically dissipates 2 mw. during power-down, the lvds output drivers are placed into a high impedance state. the ad9273 returns to normal operating mode when the pdwn pin is pulled low. this pin is both 1.8 v and 3.3 v tolerant. by asserting the stby pin high, the ad9273 is placed into a standby mode. in this state, the device typically dissipates 140 mw. during standby, the entire part is powered down except the internal references. the lvds output drivers are placed into a high impedance state. this mode is well suited for applications that require power savings because it allows the device to be powered down when not in use and then quickly powered up. the time to power this device back up is also greatly reduced. the ad9273 returns to normal operating mode when the stby pin is pulled low. this pin is both 1.8 v and 3.3 v tolerant. in power-down mode, low power dissipation is achieved by shutting down the reference, reference buffer, pll, and biasing networks. the decoupling capacitors on vref are discharged when entering power-down mode and must be recharged when returning to normal operation. as a result, the wake-up time is related to the time spent in the power-down mode: shorter cycles result in proportionally shorter wake-up times. to restore the device to full operation, approximately 0.5 ms is required when using the recommended 1 f and 0.1 f decoupling capacitors on the vref pin and a 0.01 f capacitor on the gain pins. most of this time is dependent on the gain decoupling: higher value decoupling capacitors on the gain pins result in longer wake-up times. there are a number of other power-down options available when using the spi port interface. the user can individually power down each channel or put the entire device into standby mode. this allows the user to keep the internal pll powered up when fast wake-up times are required. the wake-up time is slightly dependent on gain. to achieve a 1 s wake-up time when the device is in standby mode, 0.8 v must be applied to the gain pins. see tabl e 17 for more details on using these features. digital outputs and timing the ad9273 differential outputs conform to the ansi-644 lvds standard by default at power-up. this can be changed to a low power, reduced-signal option similar to the ieee 1596.3 standard by using the sdio pin or via the spi. this lvds standard can further reduce the overall power dissipation of the device by approximately 36 mw. see the sdio pin section or table 17 for more information. the lvds driver current is derived on chip and sets the output current at each output equal to a nominal 3.5 ma. a 100 differ- ential termination resistor placed at the lvds receiver inputs results in a nominal 350 mv swing at the receiver. the ad9273 lvds outputs facilitate interfacing with lvds receivers in custom asics and fpgas that have lvds capability for superior switching performance in noisy environments. single point-to-point net topologies are recommended with a 100 termination resistor placed as close to the receiver as possible. no far-end receiver termination and poor differential trace routing may result in timing errors. it is recommended that the trace length be no longer than 24 inches and that the differential output traces be kept close together and at equal lengths. an example of the fco, dco, and data stream with proper trace length and position can be found in figure 64 . ch1 500mv/div ? ch2 500mv/div ? ch3 500mv/div ? 5.0ns/div 0 7030-034 figure 64. lvds output timing example in ansi-644 mode (default) an example of the lvds output using the ansi-644 standard (default) data eye and a time interval error (tie) jitter histogram with trace lengths of less than 24 inches on regular fr-4 material is shown in figure 65 . figure 66 shows an example of the trace lengths exceeding 24 inches on regular fr-4 material. notice that the tie jitter histogram reflects the decrease of the data eye opening as the edge deviates from the ideal position; therefore, the user must determine if the waveforms meet the timing budget of the design when the trace lengths exceed 24 inches. additional spi options allow the user to further increase the internal termination and therefore increase the current of all eight outputs in order to drive longer trace lengths (see figure 67 ). even though this produces sharper rise and fall times on the data edges, is less prone to bit errors, and improves frequency distribution (see figure 67 ), the power dissipation of the drvdd supply increases when this option is used. in cases that require increased driver strength to the dco and fco outputs because of load mismatch, register 0x15 allows the user to double the drive strength. to do this, set bit 0 in register 0x15. note that this feature cannot be used with bit 4 and bit 5 in register 0x15 because these bits take precedence over this feature. see table 17 for more details.
ad9273 rev. b | page 34 of 48 600 400 ?200 200 ?100 100 ?400 ?600 0 ?1.5ns ?0.5ns ?1.0ns 0ns 0.5ns 1.0ns 1.5ns eye diagram voltage (v) eye: all bits uls: 2398/2398 25 0 5 10 15 20 ?200ps ?100ps 0ps 100ps 200ps tie jitter histogram (hits) 0 7030-035 figure 65. data eye for lvds outputs in ansi-644 mode with trace lengths of less than 24 inches on standard fr-4 400 ?300 300 ?200 200 ?100 100 ?400 0 ?1.5ns ?0.5ns ?1.0ns 0ns 0.5ns 1.0ns 1.5ns eye diagram voltage (v) eye: all bits uls: 2399/2399 25 0 5 10 15 20 ?200ps ?100ps 0ps 100ps 200ps tie jitter histogram (hits) 07030-036 figure 66. data eye for lvds outputs in ansi-644 mode with trace lengths of greater than 24 inches on standard fr-4
ad9273 rev. b | page 35 of 48 600 ?400 400 ?200 200 ?600 0 ?1.5ns ?0.5ns ?1.0ns 0ns 0.5ns 1.0ns 1.5ns eye diagram voltage (v) eye: all bits uls: 2396/2396 25 0 5 10 15 20 ?200ps ?100ps 0ps 100ps 200ps tie jitter histogram (hits) 0 7030-037 the format of the output data is offset binary by default. an example of the output coding format can be found in table 11 . to change the output data format to twos complement, see the memory map section. table 11. digital output coding code (vin+) ? (vin?), input span = 2 v p-p (v) digital output offset binary (d11 ... d0) 4095 +1.00 1111 1111 1111 2048 0.00 1000 0000 0000 2047 ?0.000488 0111 1111 1111 0 ?1.00 0000 0000 0000 data from each adc is serialized and provided on a separate channel. the data rate for each serial stream is equal to 12 bits times the sample clock rate, with a maximum of 600 mbps (12 bits 50 msps = 600 mbps). the lowest typical conversion rate is 10 msps, but the pll can be set up for encode rates as low as 5 msps via the spi if lower sample rates are required for a specific application. see table 17 for details on enabling this feature. two output clocks are provided to assist in capturing data from the ad9273. dco is used to clock the output data and is equal to six times the sampling clock rate. data is clocked out of the ad9273 and must be captured on the rising and falling edges of the dco that supports double data rate (ddr) capturing. the frame clock output (fco) is used to signal the start of a new output byte and is equal to the sampling clock rate. see the timing diagram shown in figure 2 for more information. figure 67. data eye for lvds outputs in ansi-644 mode with 100 termination resistor and trace lengths of greater than 24 inches on standard fr-4 table 12. flexible output test modes output test mode bit sequence pattern name digital output word 1 digital output word 2 subject to data format select 0000 off (default) n/a n/a n/a 0001 midscale short 1000 0000 0000 1000 0000 0000 yes 0010 +full-scale short 1111 1111 1111 1111 1111 1111 yes 0011 ?full-scale short 0000 0000 0000 0000 0000 0000 yes 0100 checkerboard output 1010 1010 1010 0101 0101 0101 no 0101 pn sequence long n/a n/a yes 0110 pn sequence short n/a n/a yes 0111 one-/zero-word toggle 1111 1111 1111 0000 0000 0000 no 1000 user input register 0x19 and register 0x 1a register 0x1b and register 0x1c no 1001 1-/0-bit toggle 1010 1010 1010 n/a no 1010 1 sync 0000 0011 1111 n/a no 1011 one bit high 1000 0000 0000 n/a no 1100 mixed bit frequency 1010 0011 0011 n/a no
ad9273 rev. b | page 36 of 48 when using the serial port interface (spi), the dco phase can be adjusted in 60 increments relative to the data edge. this enables the user to refine system timing margins if required. the default dco timing, as shown in figure 2 , is 90 relative to the output data edge. an 8-, 10-, and 14-bit serial stream can also be initiated from the spi. this allows the user to implement different serial streams and to test the devices compatibility with lower and higher resolution systems. when changing the resolution to an 8- or 10-bit serial stream, the data stream is shortened. when using the 14-bit option, the data stream stuffs two 0s at the end of the normal 14-bit serial data. when the spi is used, all of the data outputs can also be inverted from their nominal state. this is not to be confused with inverting the serial stream to an lsb-first mode. in default mode, as shown in figure 2 , the msb is represented first in the data output serial stream. however, this can be inverted so that the lsb is repre- sented first in the data output serial stream (see figure 3 ). there are 12 digital output test pattern options available that can be initiated through the spi. this is a useful feature when validating receiver capture and timing. refer to table 12 for the output bit sequencing options available. some test patterns have two serial sequential words and can be alternated in various ways, depending on the test pattern chosen. note that some patterns may not adhere to the data format select option. in addition, customer user patterns can be assigned in the 0x19, 0x1a, 0x1b, and 0x1c register addresses. all test mode options except pn sequence short and pn sequence long can support 8- to 14-bit word lengths in order to verify data capture to the receiver. the pn sequence short pattern produces a pseudorandom bit sequence that repeats itself every 2 9 ? 1 bits, or 511 bits. a description of the pn sequence and how it is generated can be found in section 5.1 of the itu-t 0.150 (05/96) standard. the only difference is that the starting value is a specific value instead of all 1s (see table 13 for the initial values). the pn sequence long pattern produces a pseudorandom bit sequence that repeats itself every 2 23 ? 1 bits, or 8,388,607 bits. a description of the pn sequence and how it is generated can be found in section 5.6 of the itu-t 0.150 (05/96) standard. the only differences are that the starting value is a specific value instead of all 1s and the ad9273 inverts the bit stream with relation to the itu standard (see table 13 for the initial values). table 13. pn sequence sequence initial value first three output samples (msb first) pn sequence short 0x0df 0xdf9, 0x353, 0x301 pn sequence long 0x29b80a 0x591, 0xfd7, 0x0a3 consult the memory map section for information on how to change these additional digital output timing features through the spi. sdio pin this pin is required to operate the spi. it has an internal 30 k pull-down resistor that pulls this pin low and is only 1.8 v tolerant. if applications require that this pin be driven from a 3.3 v logic level, insert a 1 k resistor in series with this pin to limit the current. sclk pin this pin is required to operate the spi port interface. it has an internal 30 k pull-down resistor that pulls this pin low and is both 1.8 v and 3.3 v tolerant. csb pin this pin is required to operate the spi port interface. it has an internal 70 k pull-up resistor that pulls this pin high and is both 1.8 v and 3.3 v tolerant. rbias pin to set the internal core bias current of the adc, place a resistor nominally equal to 10.0 k to ground at the rbias pin. using other than the recommended 10.0 k resistor for rbias degrades the performance of the device. therefore, it is imperative that at least a 1% tolerance on this resistor be used to achieve consistent performance. voltage reference a stable and accurate 0.5 v voltage reference is built into the ad9273. this is gained up internally by a factor of 2, setting vref to 1.0 v, which results in a full-scale differential input span of 2.0 v p-p for the adc. vref is set internally by default, but the vref pin can be driven externally with a 1.0 v reference to achieve more accuracy. however, this device does not support adc full-scale ranges below 2.0 v p-p. when applying the decoupling capacitors to the vref pin, use ceramic low-esr capacitors. these capacitors should be close to the reference pin and on the same layer of the pcb as the ad9273. the vref pin should have both a 0.1 f capacitor and a 1 f capacitor connected in parallel to the analog ground. these capacitor values are recommended for the adc to properly settle and acquire the next valid sample. the reference settings can be selected using the spi. the settings allow two options: using the internal reference or using an external reference. the internal reference option is the default setting and has a resulting differential span of 2 v p-p. table 14. spi-selectable reference settings spi-selected mode resulting vref (v) resulting differential span (v p-p) external reference n/a 2 external reference internal reference (default) 1.0 2.0
ad9273 rev. b | page 37 of 48 power and ground recommendations when connecting power to the ad9273, it is recommended that two separate 1.8 v supplies be used: one for analog (avdd) and one for digital (drvdd). if only one 1.8 v supply is available, it should be routed to the avdd1 first and then tapped off and isolated with a ferrite bead or a filter choke preceded by decoupling capacitors for the drvdd. the user should employ several decoupling capacitors on all supplies to cover both high and low frequencies. these should be located close to the point of entry at the pc board level and close to the parts with minimal trace lengths. a single pc board ground plane should be sufficient when using the ad9273. with proper decoupling and smart parti- tioning of the pc boards analog, digital, and clock sections, optimum performance can be achieved easily. exposed paddle thermal heat slug recommendations it is required that the exposed paddle on the underside of the device be connected to a quiet analog ground to achieve the best electrical and thermal performance of the ad9273. an exposed continuous copper plane on the pcb should mate to the ad9273 exposed paddle, pin 0. the copper plane should have several vias to achieve the lowest possible resistive thermal path for heat dissipation to flow through the bottom of the pcb. these vias should be filled or plugged with nonconductive epoxy. to maximize the coverage and adhesion between the device and pcb, partition the continuous copper pad by overlaying a silk- screen or solder mask to divide this into several uniform sections. this ensures several tie points between the two during the reflow process. using one continuous plane with no partitions only guarantees one tie point between the ad9273 and pcb. see figure 68 for a pcb layout example. for more detailed infor- mation on packaging and for more pcb layout examples, see the an-772 application note. silkscreen p a rtition pin 1 indicator 07030-069 figure 68. typical pcb layout
ad9273 rev. b | page 38 of 48 serial port interface (spi) the ad9273 serial port interface allows the user to configure the signal chain for specific functions or operations through a structured register space provided inside the chip. this offers the user added flexibility and customization depending on the application. addresses are accessed via the serial port and can be written to or read from via the port. memory is organized into bytes that can be further divided down into fields, as doc- umented in the memory map section. detailed operational information can be found in the an-877 application note, interfacing to high speed adcs via spi . there are three pins that define the serial port interface (spi): the sclk, sdio, and csb pins. the sclk (serial clock) is used to synchronize the read and write data presented to the device. the sdio (serial data input/output) is a dual-purpose pin that allows data to be sent to and read from the devices internal memory map registers. the csb (chip select bar) is an active low control that enables or disables the read and write cycles (see table 15 ). table 15. serial port pins pin function sclk serial clock. the serial shift clock input. sclk is used to synchronize serial interface reads and writes. sdio serial data input/output. a dual-purpose pin. the typical role for this pin is as an input or output, depending on the instruction sent and the relative position in the timing frame. csb chip select bar (active low). this control gates the read and write cycles. the falling edge of the csb in conjunction with the rising edge of the sclk determines the start of the framing sequence. during an instruction phase, a 16-bit instruction is transmitted, followed by one or more data bytes, which is determined by bit field w0 and bit field w1. an example of the serial timing and its definitions can be found in figure 70 and table 16 . during normal operation, csb is used to signal to the device that spi commands are to be received and processed. when csb is brought low, the device processes sclk and sdio to process instructions. normally, csb remains low until the communication cycle is complete . however, if connected to a slow device, csb can be brought high between bytes, allowing older microcontrollers enough time to transfer data into shift registers. csb can be stalled when transferring one, two, or three bytes of data. when w0 and w1 ar e set to 11, the device enters streaming mode and continues to process data, either reading or writing, until csb is taken high to end the communication cycle. this allows complete me mory transfers without having to provide additional instructti ons. regardless of the mode, if csb is taken high in the midd le of any byte transfer, the spi state machine is reset and the device waits for a new instruction. in addition to the operation modes, the spi port can be configured to operate in different manners. for applications that do not require a control port , the csb line can be tied and held high. this places the remainder of the spi pins in their secondary mode, as defined in the sdio pin and sclk pin sections. csb can also be tied low to enable 2-wire mode. when csb is tied low, sclk and sdio are the only pins required for communication. although the device is synchronized during power-up, caution must be exerci sed when using this mode to ensure that the serial port re mains synchronized with the csb line. when operating in 2-wire mode, it is recommended to use a 1-, 2-, or 3-byte transfer exclusively. without an active csb line, streaming mode can be entered but not exited. in addition to word length, the instruction phase determines if the serial frame is a read or write operation, allowing the serial port to be used to both program the chip and read the contents of the on-chip memory. if the instruction is a readback operation, performing a readback causes the serial data input/output (sdio) pin to change direction from an input to an output at the appropriate point in the serial frame. data can be sent in msb- or lsb-first mode. msb-first mode is the default at power-up and can be changed by adjusting the configuration register. for more information about this and other features, see the an-877 application note, interfacing to high speed adcs via spi . hardware interface the pins described in table 15 constitute the physical interface between the users programming device and the serial port of the ad9273. the sclk and csb pins function as inputs when using the spi interface. the sdio pin is bidirectional, functioning as an input during write phases and as an output during readback. in cases where multiple sdio pins share a common connection, care should be taken to ensure that proper v oh levels are met. figure 69 shows the number of sdio pins that can be connected together, assuming the same load as the ad9273, as well as the resulting v oh level. number of sdio pins connected together v oh (v) 1.715 1.720 1.725 1.730 1.735 1.740 1.745 1.750 1.755 1.760 1.765 1.770 1.775 1.780 1.785 1.790 1.795 1.800 03 0 2010 40 50 60 70 80 90 100 07030-113 figure 69. sdio pin loading
ad9273 rev. b | page 39 of 48 this interface is flexible enough to be controlled by either serial proms or pic mirocontrollers. this provides the user with an alternative method, other than a full spi controller, for programming the device (see the an-812 application note). if the user chooses not to use the spi interface, these pins serve a dual function and are associated with secondary functions when the csb is strapped to avdd during device power-up. see the sdio pin and sclk pin sections for details on which pin-strappable functions are supported on the spi pins. don?t care don?t care don?t care don?t care sdio sclk csb t s t dh t hi t clk t lo t ds t h r/w w1 w0 a12 a11 a10 a9 a8 a7 d5 d4 d3 d2 d1 d0 07030-068 figure 70. serial timing details table 16. serial timing definitions parameter minimum timing (ns) description t ds 5 setup time between the data and the rising edge of sclk t dh 2 hold time between the data and the rising edge of sclk t clk 40 period of the clock t s 5 setup time between csb and sclk t h 2 hold time between csb and sclk t hi 16 minimum period that sclk should be in a logic high state t lo 16 minimum period that sclk should be in a logic low state t en_sdio 10 minimum time for the sdio pin to switch from an input to an output relative to the sclk falling edge (not shown in figure 70 ) t dis_sdio 10 minimum time for the sdio pin to switch from an output to an input relative to the sclk rising edge (not shown in figure 70 )
ad9273 rev. b | page 40 of 48 memory map reading the memory map table each row in the memory map table has eight address locations. the memory map is roughly divided into three sections: the chip configuration register map (address 0x00 to address 0x02), the device index and transfer register map (address 0x04 to address 0xff), and the adc functions register map (address 0x08 to address 0x2d). the leftmost column of the memory map indicates the register address number, and the default value is shown in the second rightmost column. the bit 7 (msb) column is the start of the default hexadecimal value given. for example, address 0x09, the clock register, has a default value of 0x01, meaning that bit 7 = 0, bit 6 = 0, bit 5 = 0, bit 4 = 0, bit 3 = 0, bit 2 = 0, bit 1 = 0, and bit 0 = 1, or 0000 0001 in binary. this setting is the default for the duty cycle stabilizer in the on condition. by writing a 0 to bit 0 of this address followed by an 0x01 to the sw transfer bit in register 0xff, the duty cycle stabilizer turns off. it is important to follow each writing sequence with a write to the sw transfer bit to update the spi registers. caution all registers except register 0x00, register 0x02, register 0x04, register 0x05, and register 0xff are buffered with a master slave latch and require writing to the transfer bit. for more information on this and other functions, consult the an-877 application note, interfacing to high speed adcs via spi . reserved locations undefined memory locations should not be written to except when writing the default values suggested in this data sheet. addresses that have values marked as 0 should be considered reserved and have a 0 written into their registers during power-up. default values after a reset, critical registers are automatically loaded with default values. these values are indicated in table 17 , where an x refers to an undefined feature. logic levels an explanation of various registers follows: bit is set is synonymous with bit is set to logic 1 or writing logic 1 for the bit. similarly, clear a bit is synonymous with bit is set to logic 0 or writing logic 0 for the bit.
ad9273 rev. b | page 41 of 48 table 17. ad9273 memory map register addr. (hex) register name bit 7 (msb) bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 (lsb) default value default notes/ comments chip configuration registers 00 chip_port_config 0 lsb first 1 = on 0 = off (default) soft reset 1 = on 0 = off (default) 1 1 soft reset 1 = on 0 = off (default) lsb first 1 = on 0 = off (default) 0 0x18 the nibbles should be mirrored so that lsb- or msb-first mode is set cor- rectly regardless of shift mode. 01 chip_id chip id bits[7:0] (ad9273 = 0x2f, default) read only default is unique chip id, different for each device. this is a read-only register. 02 chip_grade x x child id[5:4] (identify device variants of chip id) 00 = 40 msps (default) 01 = 25 msps 10 = 50 msps x x x x 0x00 child id used to differentiate graded devices. device index and transfer registers 04 device_index_2 x x x x data channel h 1 = on (default) 0 = off data channel g 1 = on (default) 0 = off data channel f 1 = on (default) 0 = off data channel e 1 = on (default) 0 = off 0x0f bits are set to determine which on-chip device receives the next write command. 05 device_index_1 x x clock channel dco 1 = on 0 = off (default) clock channel fco 1 = on 0 = off (default) data channel d 1 = on (default) 0 = off data channel c 1 = on (default) 0 = off data channel b 1 = on (default) 0 = off data channel a 1 = on (default) 0 = off 0x0f bits are set to determine which on-chip device receives the next write command. ff device_update x x x x x x x sw transfer 1 = on 0 = off (default) 0x00 synchronously transfers data from the master shift register to the slave. adc functions registers 08 modes x x x x 0 internal power-down mode 000 = chip run (default) 001 = full power-down 010 = standby 011 = reset 100 = cw mode (tgc pdwn) 0x00 determines various generic modes of chip operation (global). 09 clock x x x x x x x duty cycle stabilizer 1 = on (default) 0 = off 0x01 turns the internal duty cycle stabilizer on and off (global). 0d test_io user test mode 00 = off (default) 01 = on, single alternate 10 = on, single once 11 = on, alternate once reset pn long gen 1 = on 0 = off (default) reset pn short gen 1 = on 0 = off (default) output test modesee table 12 0000 = off (default) 0001 = midscale short 0010 = +fs short 0011 = ?fs short 0100 = checkerboard output 0101 = pn sequence long 0110 = pn sequence short 0111 = one-/zero-word toggle 1000 = user input 1001 = 1-/0-bit toggle 1010 = 1 sync 1011 = one bit high 1100 = mixed bit frequency (format determined by the output_mode register) 0x00 when this register is set, the test data is placed on the output pins in place of normal data. (local, expect for pn sequence.)
ad9273 rev. b | page 42 of 48 addr. (hex) register name bit 7 (msb) bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 (lsb) default value default notes/ comments 0f flex_channel_ input filter cutoff frequency control 0000 = 1.3 1/3 f sample 0001 = 1.2 1/3 f sample 0010 = 1.1 1/3 f sample 0011 = 1.0 1/3 f sample (default) 0100 = 0.9 1/3 f sample 0101 = 0.8 1/3 f sample 0110 = 0.7 1/3 f sample 1000 = 1.3 1/4.5 f sample 1001 = 1.2 1/4.5 f sample 1010 = 1.1 1/4.5 f sample 1011 = 1.0 1/4.5 f sample 1100 = 0.9 1/4.5 f sample 1101 = 0.8 1/4.5 f sample 1110 = 0.7 1/4.5 f sample x x x x 0x30 antialiasing filter cutoff (global). 10 flex_offset x x 6-bit lna offset adjustment 10 0000 = lna bias high, mid-high, mid-low (default) 10 0001 = lna bias low 0x20 lna force offset correction (local). 11 flex_gain x x x x pga gain 00 = 21 db 01 = 24 db (default) 10 = 27 db 11 = 30 db lna gain 00 = 15.6 db 01 = 17.9 db 10 = 21.3 db (default) 0x06 lna and pga gain adjustment (global). 12 bias_current x x x x 1 x lna bias 00 = high 01 = mid-high (default) 10 = mid-low 11 = low 0x08 lna bias current adjustment (global). 14 output_mode x 0 = lvds ansi-644 (default) 1 = lvds low power, (ieee 1596.3 similar) x x x output invert 1 = on 0 = off (default) 00 = offset binary (default) 01 = twos complement 0x00 configures the outputs and the format of the data (bits[7:3] and bits[1:0] are global; bit 2 is local). 15 output_adjust x x output driver termination 00 = none (default) 01 = 200 10 = 100 11 = 100 x x x dco and fco 2 drive strength 1 = on 0 = off (default) 0x00 determines lvds or other output properties. pri- marily functions to set the lvds span and common- mode levels in place of an external resistor (bits[7:1] are global; bit 0 is local). 16 output_phase x x x x 0011 = output clock phase adjust (0000 through 1010) 0000 = 0 relative to data edge 0001 = 60 relative to data edge 0010 = 120 relative to data edge 0011 = 180 relative to data edge (default) 0100 = 240 relative to data edge 0101 = 300 relative to data edge 0110 = 360 relative to data edge 0111 = 420 relative to data edge 1000 = 480 relative to data edge 1001 = 540 relative to data edge 1010 = 600 relative to data edge 1011 to 1111 = 660 relative to data edge 0x03 on devices that utilize global clock divide, determines which phase of the divider output is used to supply the output clock. internal latching is unaffected. 18 flex_vref x 0 = internal reference 1 = external reference x x x x x x 0x00 select internal reference (recommended default) or external reference (global).
ad9273 rev. b | page 43 of 48 addr. (hex) register name bit 7 (msb) bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 (lsb) default value default notes/ comments 19 user_patt1_lsb b7 b6 b5 b4 b3 b2 b1 b0 0x00 user-defined pattern, 1 lsb (global). 1a user_patt1_msb b15 b14 b13 b12 b11 b10 b9 b8 0x00 user-defined pattern, 1 msb (global). 1b user_patt2_lsb b7 b6 b5 b4 b3 b2 b1 b0 0x00 user-defined pattern, 2 lsb (global). 1c user_patt2_msb b15 b14 b13 b12 b11 b10 b9 b8 0x00 user-defined pattern, 2 msb (global). 21 serial_control lsb first 1 = on 0 = off (default) x x x <10 msps, low encode rate mode 1 = on 0 = off (default) 000 = 12 bits (default, normal bit stream) 001 = 8 bits 010 = 10 bits 011 = 12 bits 100 = 14 bits 0x00 serial stream control. default causes msb first and the native bit stream (global). 22 serial_ch_stat x x x x x x channel output reset 1 = on 0 = off (default) channel power- down 1 = on 0 = off (default) 0x00 used to power down individual sections of a converter (local). 2b flex_filter x enable automatic low-pass tuning 1 = on (self- clearing) x x high-pass filter cutoff 0000 = f lp /20.7 0001 = f lp /11.5 0010 = f lp /7.9 0011 = f lp /6.0 0100 = f lp /4.9 0101 = f lp /4.1 0110 = f lp /3.5 0111 = f lp /3.1 0x00 filter cutoff (global). (f lp = low-pass filter cutoff frequency.) 2c analog_input x x x x x x losw-x connect 00 = high-z 01 = (?)lna output 10 = (+)lna output 11 = high-z 0x00 lna active termination/input impedance (global). 2d cross_point_ switch x x crosspoint switch enable 10 0000 = cwd0 (differential) 10 0001 = cwd1 (differential) 10 0010 = cwd2 (differential) 10 0011 = cwd3 (differential) 10 0100 = cwd4 (differential) 10 0101 = cwd5 (differential) 10 0110 = cwd6 (differential) 10 0111 = cwd7 (differential) 11 0000 = cwd0+ (single ended) 11 0001 = cwd1+ (single ended) 11 0010 = cwd2+ (single ended) 11 0011 = cwd3+ (single ended) 11 0100 = cwd4+ (single ended) 11 0101 = cwd5+ (single ended) 11 0110 = cwd6+ (single ended) 11 0111 = cwd7+ (single ended) 11 1000 = cwd0? (single ended) 11 1001 = cwd1? (single ended) 11 1010 = cwd2? (single ended) 11 1011 = cwd3? (single ended) 11 1100 = cwd4? (single ended) 11 1101 = cwd5? (single ended) 11 1110 = cwd6? (single ended) 11 1111 = cwd7? (single ended) 0x xxxx = power down cw channel (default) 0x00 crosspoint switch enable (local).
ad9273 rev. b | page 44 of 48 outline dimensions compliant to jedec standards ms-026-aed-hd 1 25 26 50 76 100 75 51 14.00 bsc sq 16.00 bsc sq 0.75 0.60 0.45 1.20 max 1.05 1.00 0.95 0.20 0.09 0.08 max coplanarity view a rotated 90 ccw seating plane 0 min 7 3.5 0 0.15 0.05 view a pin 1 top view (pins down) 0.27 0.22 0.17 0.50 bsc lead pitch 1 25 26 50 76 100 75 51 bottom view (pins up) 9.50 sq exposed pad 100908-a for proper connection of the exposed pad, refer to the pin configuration and function descriptions section of this data sheet. figure 71. 100-lead thin quad flat package, exposed pad [tqfp_ep] (sv-100-3) dimensions shown in millimeters compliant with jedec standards mo-205-ac. seating plane 0.43 max 0.25 min detail a 0.55 0.50 0.45 ball diameter coplanarity 0.12 max 0.80 bsc 8.80 bsc sq a b c d e f g j h k l m 12 11 10 8 7 6 3 2 1 9 5 4 1.00 0.85 a 1 corner index area 1.40 max top view ball a1 indicator detail a bottom view 10.10 10.00 9.90 012006-0 figure 72. 144-ball chip scale package, ball grid array [csp_bga] (bc-144-1) dimensions shown in millimeters
ad9273 rev. b | page 45 of 48 ordering guide model temperature range package description package option ad9273bsvz-50 1 ?40c to +85c 100-lead thin quad flat package, exposed pad [tqfp_ep] sv-100-3 ad9273bsvzrl-50 1 ?40c to +85c 100-lead thin quad flat package, exposed pad [tqfp_ep] tape and reel sv-100-3 ad9273bsvz-40 1 ?40c to +85c 100-lead thin quad flat package, exposed pad [tqfp_ep] sv-100-3 ad9273bsvzrl-40 1 ?40c to +85c 100-lead thin quad flat package, exposed pad [tqfp_ep] tape and reel sv-100-3 ad9273bsvz-25 1 ?40c to +85c 100-lead thin quad flat package, exposed pad [tqfp_ep] sv-100-3 ad9273bsvzrl-25 1 ?40c to +85c 100-lead thin quad flat package, exposed pad [tqfp_ep] tape and reel sv-100-3 ad9273bbcz-25 1 ?40c to +85c 144-ball chip scale package, ball grid array [csp_bga] bc-144-1 AD9273BBCZ-40 1 ?40c to +85c 144-ball chip scale package, ball grid array [csp_bga] bc-144-1 ad9273bbcz-50 1 ?40c to +85c 144-ball chip scale package, ball grid array [csp_bga] bc-144-1 ad9273-50ebz 1 evaluation board, 100-lead thin quad flat package, exposed pad [tqfp_ep] 1 z = rohs compliant part.
ad9273 rev. b | page 46 of 48 notes
ad9273 rev. b | page 47 of 48 notes
ad9273 rev. b | page 48 of 48 notes ?2009 analog devices, inc. all rights reserved. trademarks and registered trademarks are the prop erty of their respective owners. d07030-0-7/09(b)


▲Up To Search▲   

 
Price & Availability of AD9273BBCZ-40

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X